10-1.
L3 Master — Slave Connectivity
.......................................................................................
10-2.
MConnID Assignment
...................................................................................................
11-1.
TPCC Connectivity Attributes
..........................................................................................
11-2.
TPCC Clock Signals
.....................................................................................................
11-3.
TPTC Connectivity Attributes
...........................................................................................
11-4.
TPTC Clock Signals
.....................................................................................................
11-5.
EDMA3 Parameter RAM Contents
....................................................................................
11-6.
EDMA3 Channel Parameter Description
..............................................................................
11-7.
Channel Options Parameters (OPT) Field Descriptions
............................................................
11-8.
Dummy and Null Transfer Request
....................................................................................
11-9.
Parameter Updates in EDMA3CC (for Non-Null, Non-Dummy PaRAM Set)
....................................
11-10. Expected Number of Transfers for Non-Null Transfer
..............................................................
11-11. Shadow Region Registers
..............................................................................................
11-12. Chain Event Triggers
....................................................................................................
11-13. EDMA3 Transfer Completion Interrupts
...............................................................................
11-14. EDMA3 Error Interrupts
.................................................................................................
11-15. Transfer Complete Code (TCC) to EDMA3CC Interrupt Mapping
.................................................
11-16. Number of Interrupts
.....................................................................................................
11-17. Allowed Accesses
........................................................................................................
11-18. MPPA Registers to Region Assignment
..............................................................................
11-19. Example Access Denied
................................................................................................
11-20. Example Access Allowed
...............................................................................................
11-21. Read/Write Command Optimization Rules
...........................................................................
11-22. EDMA3 Transfer Controller Configurations
...........................................................................
11-23. Direct Mapped
............................................................................................................
11-24. Crossbar Mapped
........................................................................................................
11-25. EDMACC Registers
......................................................................................................
11-26. Peripheral ID Register (PID) Field Descriptions
.....................................................................
11-27. EDMA3CC Configuration Register (CCCFG) Field Descriptions
..................................................
11-28. EDMA3CC System Configuration Register (SYSCONFIG) Field Descriptions
..................................
11-29. DMA Channel Map n Registers (DCHMAPn) Field Descriptions
..................................................
11-30. QDMA Channel Map n Registers (QCHMAPn) Field Descriptions
................................................
11-31. DMA Channel Queue n Number Registers (DMAQNUMn) Field Descriptions
..................................
11-32. Bits in DMAQNUMn
.....................................................................................................
11-33. QDMA Channel Queue Number Register (QDMAQNUM) Field Descriptions
...................................
11-34. Queue Priority Register (QUEPRI) Field Descriptions
..............................................................
11-35. Event Missed Register (EMR) Field Descriptions
...................................................................
11-36. Event Missed Register High (EMRH) Field Descriptions
...........................................................
11-37. Event Missed Clear Register (EMCR) Field Descriptions
..........................................................
11-38. Event Missed Clear Register High (EMCRH) Field Descriptions
..................................................
11-39. QDMA Event Missed Register (QEMR) Field Descriptions
........................................................
11-40. QDMA Event Missed Clear Register (QEMCR) Field Descriptions
...............................................
11-41. EDMA3CC Error Register (CCERR) Field Descriptions
............................................................
11-42. EDMA3CC Error Clear Register (CCERRCLR) Field Descriptions
...............................................
11-43. Error Evaluation Register (EEVAL) Field Descriptions
..............................................................
11-44. DMA Region Access Enable Registers for Region M (DRAEm/DRAEHm) Field Descriptions
................
11-45. QDMA Region Access Enable for Region M (QRAEm) Field Descriptions
......................................
11-46. Event Queue Entry Registers (QxEy) Field Descriptions
...........................................................
11-47. Queue Status Register n (QSTATn) Field Descriptions
............................................................
94
List of Tables
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated