19-12. IrDA Mode Interrupts
...................................................................................................
19-13. CIR Mode Interrupts
....................................................................................................
19-14. TX FIFO Trigger Level Setting Summary
...........................................................................
19-15. RX FIFO Trigger Level Setting Summary
...........................................................................
19-16. UART/IrDA/CIR Register Access Mode Programming (Using UART_LCR)
....................................
19-17. Subconfiguration Mode A Summary
.................................................................................
19-18. Subconfiguration Mode B Summary
.................................................................................
19-19. Suboperational Mode Summary
......................................................................................
19-20. UART/IrDA/CIR Register Access Mode Overview
.................................................................
19-21. UART Mode Selection
.................................................................................................
19-22. UART Mode Register Overview
.....................................................................................
19-23. IrDA Mode Register Overview
.......................................................................................
19-24. CIR Mode Register Overview
........................................................................................
19-25. UART Baud Rate Settings (48-MHz Clock)
.........................................................................
19-26. UART Parity Bit Encoding
.............................................................................................
19-27. UART_EFR[3:0] Software Flow Control Options
...................................................................
19-28. IrDA Baud Rate Settings
..............................................................................................
19-29. UART Registers
........................................................................................................
19-30. Receiver Holding Register (RHR) Field Descriptions
..............................................................
19-31. Transmit Holding Register (THR) Field Descriptions
..............................................................
19-32. UART Interrupt Enable Register (IER) Field Descriptions
........................................................
19-33. IrDA Interrupt Enable Register (IER) Field Descriptions
..........................................................
19-34. CIR Interrupt Enable Register (IER) Field Descriptions
...........................................................
19-35. UART Interrupt Identification Register (IIR) Field Descriptions
...................................................
19-36. IrDA Interrupt Identification Register (IIR) Field Descriptions
.....................................................
19-37. CIR Interrupt Identification Register (IIR) Field Descriptions
.....................................................
19-38. FIFO Control Register (FCR) Field Descriptions
...................................................................
19-39. Line Control Register (LCR) Field Descriptions
....................................................................
19-40. Modem Control Register (MCR) Field Descriptions
................................................................
19-41. UART Line Status Register (LSR) Field Descriptions
.............................................................
19-42. IrDA Line Status Register (LSR) Field Descriptions
...............................................................
19-43. CIR Line Status Register (LSR) Field Descriptions
................................................................
19-44. Modem Status Register (MSR) Field Descriptions
.................................................................
19-45. Transmission Control Register (TCR) Field Descriptions
.........................................................
19-46. Scratchpad Register (SPR) Field Descriptions
.....................................................................
19-47. Trigger Level Register (TLR) Field Descriptions
...................................................................
19-48. RX FIFO Trigger Level Setting Summary
..........................................................................
19-49. TX FIFO Trigger Space Setting Summary
.........................................................................
19-50. Mode Definition Register 1 (MDR1) Field Descriptions
...........................................................
19-51. Mode Definition Register 2 (MDR2) Field Descriptions
...........................................................
19-52. Status FIFO Line Status Register (SFLSR) Field Descriptions
...................................................
19-53. RESUME Register Field Descriptions
...............................................................................
19-54. Status FIFO Register Low (SFREGL) Field Descriptions
.........................................................
19-55. Status FIFO Register High (SFREGH) Field Descriptions
........................................................
19-56. BOF Control Register (BLR) Field Descriptions
....................................................................
19-57. Auxiliary Control Register (ACREG) Field Descriptions
...........................................................
19-58. Supplementary Control Register (SCR) Field Descriptions
.......................................................
19-59. Supplementary Status Register (SSR) Field Descriptions
........................................................
19-60. BOF Length Register (EBLR) Field Descriptions
...................................................................
139
SPRUH73H – October 2011 – Revised April 2013
List of Tables
Copyright © 2011–2013, Texas Instruments Incorporated