23-51. IF1DATB Register Field Descriptions
................................................................................
23-52. IF2CMD Register Field Descriptions
.................................................................................
23-53. IF2MSK Register Field Descriptions
.................................................................................
23-54. IF2ARB Register Field Descriptions
.................................................................................
23-55. IF2MCTL Register Field Descriptions
................................................................................
23-56. IF2DATA Register Field Descriptions
................................................................................
23-57. IF2DATB Register Field Descriptions
................................................................................
23-58. IF3OBS Register Field Descriptions
.................................................................................
23-59. IF3MSK Register Field Descriptions
.................................................................................
23-60. IF3ARB Register Field Descriptions
.................................................................................
23-61. IF3MCTL Register Field Descriptions
................................................................................
23-62. IF3DATA Register Field Descriptions
................................................................................
23-63. IF3DATB Register Field Descriptions
................................................................................
23-64. IF3UPD12 Register Field Descriptions
..............................................................................
23-65. IF3UPD34 Register Field Descriptions
..............................................................................
23-66. IF3UPD56 Register Field Descriptions
..............................................................................
23-67. IF3UPD78 Register Field Descriptions
..............................................................................
23-68. TIOC Register Field Descriptions
....................................................................................
23-69. RIOC Register Field Descriptions
....................................................................................
24-1.
Unsupported McSPI Features
........................................................................................
24-2.
McSPI Connectivity Attributes
........................................................................................
24-3.
McSPI Clock Signals
...................................................................................................
24-4.
McSPI Pin List
..........................................................................................................
24-5.
Phase and Polarity Combinations
...................................................................................
24-6.
Chip Select
↔
Clock Edge Delay Depending on Configuration
.................................................
24-7.
CLKSPIO High/Low Time Computation
............................................................................
24-8.
Clock Granularity Examples
...........................................................................................
24-9.
FIFO Writes, Word Length Relationship
.............................................................................
24-10. SPI Registers
...........................................................................................................
24-11. McSPI Revision Register (MCSPI_REVISION) Field Descriptions
..............................................
24-12. McSPI System Configuration Register (MCSPI_SYSCONFIG) Field Descriptions
............................
24-13. McSPI System Status Register (MCSPI_SYSSTATUS) Field Descriptions
....................................
24-14. McSPI Interrupt Status Register (MCSPI_IRQSTATUS) Field Descriptions
...................................
24-15. McSPI Interrupt Enable Register (MCSPI_IRQENABLE) Field Descriptions
...................................
24-16. McSPI System Register (MCSPI_SYST) Field Descriptions
.....................................................
24-17. McSPI Module Control Register(MCSPI_MODULCTRL) Field Descriptions
...................................
24-18. McSPI Channel (i) Configuration Register (MCSPI_CH(i)CONF) Field Descriptions
.........................
24-19. Data Lines Configurations
.............................................................................................
24-20. McSPI Channel (i) Status Register (MCSPI_CH(i)STAT) Field Descriptions
..................................
24-21. McSPI Channel (i) Control Register (MCSPI_CH(I)CTRL) Field Descriptions
.................................
24-22. McSPI Channel (i) Transmit Register (MCSPI_TX(i)) Field Descriptions
.......................................
24-23. McSPI Channel (i) Receive Register (MCSPI_RX(i)) Field Descriptions
.......................................
24-24. McSPI Transfer Levels Register (MCSPI_XFERLEVEL) Field Descriptions
...................................
24-25. McSPI DMA Address Aligned FIFO Transmitter Register (MCSPI_DAFTX) Field Descriptions
.............
24-26. McSPI DMA Address Aligned FIFO Receiver Register (MCSPI_DAFRX) Field Descriptions
...............
25-1.
GPIO0 Connectivity Attributes
........................................................................................
25-2.
GPIO[1:3] Connectivity Attributes
....................................................................................
25-3.
GPIO Clock Signals
....................................................................................................
25-4.
GPIO Pin List
...........................................................................................................
146
List of Tables
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated