7-84.
GPMC_BCH_RESULT1_i Field Descriptions
........................................................................
7-85.
GPMC_BCH_RESULT2_i Field Descriptions
........................................................................
7-86.
GPMC_BCH_RESULT3_i Field Descriptions
........................................................................
7-87.
GPMC_BCH_SWDATA Field Descriptions
...........................................................................
7-88.
GPMC_BCH_RESULT4_i Field Descriptions
........................................................................
7-89.
GPMC_BCH_RESULT5_i Field Descriptions
........................................................................
7-90.
GPMC_BCH_RESULT6_i Field Descriptions
........................................................................
7-91.
OCMC RAM Connectivity Attributes
...................................................................................
7-92.
OCMC RAM Clock Signals
.............................................................................................
7-93.
Unsupported EMIF Features
...........................................................................................
7-94.
EMIF Connectivity Attributes
...........................................................................................
7-95.
EMIF Clock Signals
......................................................................................................
7-96.
EMIF Pin List
.............................................................................................................
7-97.
DDR2/3/mDDR Memory Controller Signal Descriptions
............................................................
7-98.
Digital Filter Configuration
..............................................................................................
7-99.
IBANK, RSIZE and PAGESIZE Fields Information
..................................................................
7-100. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=0 and
REG_EBANK_POS=0
...................................................................................................
7-101. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=1 and
REG_EBANK_POS=0
...................................................................................................
7-102. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=2 and
REG_EBANK_POS=0
...................................................................................................
7-103. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=3 and
REG_EBANK_POS=0
...................................................................................................
7-104. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=0 and
REG_EBANK_POS=1
...................................................................................................
7-105. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=1 and REG_EBANK_POS =
1
............................................................................................................................
7-106. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=2 and REG_EBANK_POS =
1
............................................................................................................................
7-107. OCP Address to DDR2/3/mDDR Address Mapping for REG_IBANK_POS=3 and
REG_EBANK_POS=1
...................................................................................................
7-108. Refresh Modes
...........................................................................................................
7-109. Filter Configurations for Performance Counters
.....................................................................
7-110. EMIF4D REGISTERS
...................................................................................................
7-111. EMIF_MOD_ID_REV Register Field Descriptions
...................................................................
7-112. STATUS Register Field Descriptions
..................................................................................
7-113. SDRAM_CONFIG Register Field Descriptions
.......................................................................
7-114. SDRAM_CONFIG_2 Register Field Descriptions
....................................................................
7-115. SDRAM_REF_CTRL Register Field Descriptions
...................................................................
7-116. SDRAM_REF_CTRL_SHDW Register Field Descriptions
.........................................................
7-117. SDRAM_TIM_1 Register Field Descriptions
.........................................................................
7-118. SDRAM_TIM_1_SHDW Register Field Descriptions
................................................................
7-119. SDRAM_TIM_2 Register Field Descriptions
.........................................................................
7-120. SDRAM_TIM_2_SHDW Register Field Descriptions
................................................................
7-121. SDRAM_TIM_3 Register Field Descriptions
.........................................................................
7-122. SDRAM_TIM_3_SHDW Register Field Descriptions
................................................................
7-123. PWR_MGMT_CTRL Register Field Descriptions
....................................................................
7-124. PWR_MGMT_CTRL_SHDW Register Field Descriptions
..........................................................
7-125. Interface Configuration Register Field Descriptions
.................................................................
7-126. Interface Configuration Value 1 Register Field Descriptions
.......................................................
85
SPRUH73H – October 2011 – Revised April 2013
List of Tables
Copyright © 2011–2013, Texas Instruments Incorporated