Ethernet Subsystem Registers
Table 14-135. CPSW_PORT REGISTERS (continued)
Offset
Acronym
Register Name
Section
114h
P1_PORT_VLAN
118h
P1_TX_PRI_MAP
11Ch
P1_TS_SEQ_MTYPE
120h
P1_SA_LO
124h
P1_SA_HI
128h
P1_SEND_PERCENT
130h
P1_RX_DSCP_PRI_MAP0
134h
P1_RX_DSCP_PRI_MAP1
138h
P1_RX_DSCP_PRI_MAP2
13Ch
P1_RX_DSCP_PRI_MAP3
140h
P1_RX_DSCP_PRI_MAP4
144h
P1_RX_DSCP_PRI_MAP5
148h
P1_RX_DSCP_PRI_MAP6
14Ch
P1_RX_DSCP_PRI_MAP7
200h
P2_CONTROL
208h
P2_MAX_BLKS
20Ch
P2_BLK_CNT
210h
P2_TX_IN_CTL
214h
P2_PORT_VLAN
218h
P2_TX_PRI_MAP
21Ch
P2_TS_SEQ_MTYPE
220h
P2_SA_LO
224h
P2_SA_HI
228h
P2_SEND_PERCENT
230h
P2_RX_DSCP_PRI_MAP0
234h
P2_RX_DSCP_PRI_MAP1
238h
P2_RX_DSCP_PRI_MAP2
23Ch
P2_RX_DSCP_PRI_MAP3
240h
P2_RX_DSCP_PRI_MAP4
244h
P2_RX_DSCP_PRI_MAP5
248h
P2_RX_DSCP_PRI_MAP6
24Ch
P2_RX_DSCP_PRI_MAP7
1356
Ethernet Subsystem
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated