11-125. Destination FIFO Source Address Register (DFSRCn)
..........................................................
11-126. Destination FIFO Count Register (DFCNTn)
......................................................................
11-127. Destination FIFO Destination Address Register (DFDSTn)
.....................................................
11-128. Destination FIFO B-Index Register (DFBIDXn)
...................................................................
11-129. Destination FIFO Memory Protection Proxy Register (DFMPPRXYn)
.........................................
11-130. Destination FIFO Count Reload Register (DFCNTRLDn)
.......................................................
11-131. Destination FIFO Source Address B-Reference Register (DFSRCBREFn)
...................................
11-132. Destination FIFO Destination Address B-Reference Register (DFDSTBREFn)
..............................
12-1.
TSC_ADC Integration
..................................................................................................
12-2.
Functional Block Diagram
.............................................................................................
12-3.
Sequencer FSM
........................................................................................................
12-4.
Example Timing Diagram for Sequencer
............................................................................
12-5.
REVISION Register
....................................................................................................
12-6.
SYSCONFIG Register
.................................................................................................
12-7.
IRQSTATUS_RAW Register
..........................................................................................
12-8.
IRQSTATUS Register
..................................................................................................
12-9.
IRQENABLE_SET Register
...........................................................................................
12-10. IRQENABLE_CLR Register
...........................................................................................
12-11. IRQWAKEUP Register
.................................................................................................
12-12. DMAENABLE_SET Register
..........................................................................................
12-13. DMAENABLE_CLR Register
..........................................................................................
12-14. CTRL Register
..........................................................................................................
12-15. ADCSTAT Register
.....................................................................................................
12-16. ADCRANGE Register
..................................................................................................
12-17. ADC_CLKDIV Register
................................................................................................
12-18. ADC_MISC Register
...................................................................................................
12-19. STEPENABLE Register
...............................................................................................
12-20. IDLECONFIG Register
.................................................................................................
12-21. TS_CHARGE_STEPCONFIG Register
..............................................................................
12-22. TS_CHARGE_DELAY Register
......................................................................................
12-23. STEPCONFIG1 Register
..............................................................................................
12-24. STEPDELAY1 Register
................................................................................................
12-25. STEPCONFIG2 Register
..............................................................................................
12-26. STEPDELAY2 Register
................................................................................................
12-27. STEPCONFIG3 Register
..............................................................................................
12-28. STEPDELAY3 Register
................................................................................................
12-29. STEPCONFIG4 Register
..............................................................................................
12-30. STEPDELAY4 Register
................................................................................................
12-31. STEPCONFIG5 Register
..............................................................................................
12-32. STEPDELAY5 Register
................................................................................................
12-33. STEPCONFIG6 Register
..............................................................................................
12-34. STEPDELAY6 Register
................................................................................................
12-35. STEPCONFIG7 Register
..............................................................................................
12-36. STEPDELAY7 Register
................................................................................................
12-37. STEPCONFIG8 Register
..............................................................................................
12-38. STEPDELAY8 Register
................................................................................................
12-39. STEPCONFIG9 Register
..............................................................................................
12-40. STEPDELAY9 Register
................................................................................................
12-41. STEPCONFIG10 Register
.............................................................................................
29
SPRUH73H – October 2011 – Revised April 2013
List of Figures
Copyright © 2011–2013, Texas Instruments Incorporated