25-5.
GPIO REGISTERS
.....................................................................................................
25-6.
GPIO_REVISION Register Field Descriptions
......................................................................
25-7.
GPIO_SYSCONFIG Register Field Descriptions
...................................................................
25-8.
GPIO_EOI Register Field Descriptions
..............................................................................
25-9.
GPIO_IRQSTATUS_RAW_0 Register Field Descriptions
........................................................
25-10. GPIO_IRQSTATUS_RAW_1 Register Field Descriptions
........................................................
25-11. GPIO_IRQSTATUS_0 Register Field Descriptions
................................................................
25-12. GPIO_IRQSTATUS_1 Register Field Descriptions
................................................................
25-13. GPIO_IRQSTATUS_SET_0 Register Field Descriptions
.........................................................
25-14. GPIO_IRQSTATUS_SET_1 Register Field Descriptions
.........................................................
25-15. GPIO_IRQSTATUS_CLR_0 Register Field Descriptions
.........................................................
25-16. GPIO_IRQSTATUS_CLR_1 Register Field Descriptions
.........................................................
25-17. GPIO_IRQWAKEN_0 Register Field Descriptions
.................................................................
25-18. GPIO_IRQWAKEN_1 Register Field Descriptions
.................................................................
25-19. GPIO_SYSSTATUS Register Field Descriptions
...................................................................
25-20. GPIO_CTRL Register Field Descriptions
............................................................................
25-21. GPIO_OE Register Field Descriptions
...............................................................................
25-22. GPIO_DATAIN Register Field Descriptions
.........................................................................
25-23. GPIO_DATAOUT Register Field Descriptions
......................................................................
25-24. GPIO_LEVELDETECT0 Register Field Descriptions
..............................................................
25-25. GPIO_LEVELDETECT1 Register Field Descriptions
..............................................................
25-26. GPIO_RISINGDETECT Register Field Descriptions
..............................................................
25-27. GPIO_FALLINGDETECT Register Field Descriptions
.............................................................
25-28. GPIO_DEBOUNCENABLE Register Field Descriptions
..........................................................
25-29. GPIO_DEBOUNCINGTIME Register Field Descriptions
..........................................................
25-30. GPIO_CLEARDATAOUT Register Field Descriptions
.............................................................
25-31. GPIO_SETDATAOUT Register Field Descriptions
................................................................
26-1.
ROM Exception Vectors
...............................................................................................
26-2.
Dead Loops
.............................................................................................................
26-3.
RAM Exception Vectors
...............................................................................................
26-4.
Tracing Data
............................................................................................................
26-5.
Crystal Frequencies Supported
.......................................................................................
26-6.
ROM Code Default Clock Settings
...................................................................................
26-7.
SYSBOOT Configuration Pins
.....................................................................................
26-8.
XIP Timings Parameters
...............................................................................................
26-9.
Pins Used for Non-Muxed NOR Boot
................................................................................
26-10. Pins Used for Muxed NOR Boot
......................................................................................
26-11. Special SYSBOOT Pins for NOR Boot
..............................................................................
26-12. NAND Timings Parameters
...........................................................................................
26-13. ONFI Parameters Page Description
.................................................................................
26-14. Supported NAND Devices
.............................................................................................
26-15. 4th NAND ID Data Byte
................................................................................................
26-16. Pins Used for NANDI2C Boot for I2C EEPROM Access
..........................................................
26-17. NAND Geometry Information on I2C EEPROM
....................................................................
26-18. ECC Configuration for NAND Boot
...................................................................................
26-19. Pins Used for NAND Boot
.............................................................................................
26-20. Configuration Header TOC Item
......................................................................................
26-21. Configuration Header Settings
........................................................................................
26-22. Master Boot Record Structure
........................................................................................
147
SPRUH73H – October 2011 – Revised April 2013
List of Tables
Copyright © 2011–2013, Texas Instruments Incorporated