EMIF
Table 7-110. EMIF4D REGISTERS (continued)
Offset
Acronym
Register Name
Section
28h
SDRAM_TIM_3
2Ch
SDRAM_TIM_3_SHDW
38h
PWR_MGMT_CTRL
3Ch
PWR_MGMT_CTRL_SHDW
54h
INT_CONFIG
Interface Configuration Register
58h
INT_CFG_VAL_1
Interface Configuration Value 1 Register
5Ch
INT_CFG_VAL_2
Interface Configuration Value 2 Register
80h
PERF_CNT_1
84h
PERF_CNT_2
88h
PERF_CNT_CFG
8Ch
PERF_CNT_SEL
90h
PERF_CNT_TIM
98h
READ_IDLE_CTRL
9Ch
READ_IDLE_CTRL_SHDW
A4h
IRQSTATUS_RAW_SYS
ACh
IRQSTATUS_SYS
B4h
IRQENABLE_SET_SYS
BCh
IRQENABLE_CLR_SYS
C8h
ZQ_CONFIG
D4h
RDWR_LVL_RMP_WIN
Read-Write Leveling Ramp Window Register
D8h
RDWR_LVL_RMP_CTRL
Read-Write Leveling Ramp Control Register
DCh
RDWR_LVL_CTRL
Read-Write Leveling Control Register
E4h
DDR_PHY_CTRL_1
E8h
DDR_PHY_CTRL_1_SHDW
100h
PRI_COS_MAP
Priority to Class of Service Mapping Register
104h
CONNID_COS_1_MAP
Connection ID to Class of Service 1 Mapping Register
108h
CONNID_COS_2_MAP
Connection ID to Class of Service 2 Mapping Register
120h
RD_WR_EXEC_THRSH
Read Write Execution Threshold Register
423
SPRUH73H – October 2011 – Revised April 2013
Memory Subsystem
Copyright © 2011–2013, Texas Instruments Incorporated