14-229. C2_RX_IMAX Register
...............................................................................................
14-230. C2_TX_IMAX Register
...............................................................................................
14-231. RGMII_CTL Register
.................................................................................................
14-232. MDIO Version Register (MDIOVER)
................................................................................
14-233. MDIO Control Register (MDIOCONTROL)
........................................................................
14-234. PHY Acknowledge Status Register (MDIOALIVE)
................................................................
14-235. PHY Link Status Register (MDIOLINK)
............................................................................
14-236. MDIO Link Status Change Interrupt Register (MDIOLINKINTRAW)
...........................................
14-237. MDIO Link Status Change Interrupt Register (Masked Value) (MDIOLINKINTMASKED)
..................
14-238. MDIO User Command Complete Interrupt Register (Raw Value) (MDIOUSERINTRAW)
..................
14-239. MDIO User Command Complete Interrupt Register (Masked Value) (MDIOUSERINTMASKED)
.........
14-240. MDIO User Command Complete Interrupt Mask Set Register (MDIOUSERINTMASKSET)
...............
14-241. MDIO User Command Complete Interrupt Mask Clear Register (MDIOUSERINTMASKCLR)
.............
14-242. MDIO User Access Register 0 (MDIOUSERACCESS0)
.........................................................
14-243. MDIO User PHY Select Register 0 (MDIOUSERPHYSEL0)
....................................................
14-244. MDIO User Access Register 1 (MDIOUSERACCESS1)
.........................................................
14-245. MDIO User PHY Select Register 1 (MDIOUSERPHYSEL1)
....................................................
15-1.
PWMSS Integration
....................................................................................................
15-2.
IDVER Register
.........................................................................................................
15-3.
SYSCONFIG Register
.................................................................................................
15-4.
CLKCONFIG Register
.................................................................................................
15-5.
CLKSTATUS Register
.................................................................................................
15-6.
Multiple ePWM Modules
...............................................................................................
15-7.
Submodules and Signal Connections for an ePWM Module
.....................................................
15-8.
ePWM Submodules and Critical Internal Signal Interconnects
...................................................
15-9.
Time-Base Submodule Block Diagram
..............................................................................
15-10. Time-Base Submodule Signals and Registers
.....................................................................
15-11. Time-Base Frequency and Period
...................................................................................
15-12. Time-Base Counter Synchronization Scheme 1
...................................................................
15-13. Time-Base Up-Count Mode Waveforms
.............................................................................
15-14. Time-Base Down-Count Mode Waveforms
.........................................................................
15-15. Time-Base Up-Down-Count Waveforms, TBCTL[PHSDIR = 0] Count Down on Synchronization Event
...
15-16. Time-Base Up-Down Count Waveforms, TBCTL[PHSDIR = 1] Count Up on Synchronization Event
......
15-17. Counter-Compare Submodule
........................................................................................
15-18. Counter-Compare Submodule Signals and Registers
.............................................................
15-19. Counter-Compare Event Waveforms in Up-Count Mode
.........................................................
15-20. Counter-Compare Events in Down-Count Mode
...................................................................
15-21. Counter-Compare Events in Up-Down-Count Mode, TBCTL[PHSDIR = 0] Count Down on
Synchronization Event
................................................................................................
15-22. Counter-Compare Events in Up-Down-Count Mode, TBCTL[PHSDIR = 1] Count Up on Synchronization
Event
....................................................................................................................
15-23. Action-Qualifier Submodule
...........................................................................................
15-24. Action-Qualifier Submodule Inputs and Outputs
...................................................................
15-25. Possible Action-Qualifier Actions for EPWMxA and EPWMxB Outputs
.........................................
15-26. Up-Down-Count Mode Symmetrical Waveform
....................................................................
15-27. Up, Single Edge Asymmetric Waveform, With Independent Modulation on EPWMxA and
EPWMxB—Active High
................................................................................................
15-28. Up, Single Edge Asymmetric Waveform With Independent Modulation on EPWMxA and
EPWMxB—Active Low
.................................................................................................
15-29. Up-Count, Pulse Placement Asymmetric Waveform With Independent Modulation on EPWMxA
..........
36
List of Figures
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated