CONTROL_MODULE Registers
Table 9-10. CONTROL_MODULE REGISTERS (continued)
Offset
Acronym
Register Description
Section
694h
hw_event_sel_grp2
698h
hw_event_sel_grp3
69Ch
hw_event_sel_grp4
6A0h
smrt_ctrl
6A4h
mpuss_hw_debug_sel
6A8h
mpuss_hw_dbg_info
770h
vdd_mpu_opp_050
774h
vdd_mpu_opp_100
778h
vdd_mpu_opp_120
77Ch
vdd_mpu_opp_turbo
7B8h
vdd_core_opp_050
7BCh
vdd_core_opp_100
7D0h
bb_scale
7F4h
usb_vid_pid
7FCh
efuse_sma
800h
conf_gpmc_ad0
See the device datasheet for information on default pin
mux configurations. Note that the device ROM may
change the default pin mux for certain pins based on the
SYSBOOT mode settings.
804h
conf_gpmc_ad1
808h
conf_gpmc_ad2
80Ch
conf_gpmc_ad3
810h
conf_gpmc_ad4
814h
conf_gpmc_ad5
818h
conf_gpmc_ad6
81Ch
conf_gpmc_ad7
820h
conf_gpmc_ad8
824h
conf_gpmc_ad9
828h
conf_gpmc_ad10
82Ch
conf_gpmc_ad11
830h
conf_gpmc_ad12
834h
conf_gpmc_ad13
838h
conf_gpmc_ad14
83Ch
conf_gpmc_ad15
840h
conf_gpmc_a0
844h
conf_gpmc_a1
848h
conf_gpmc_a2
84Ch
conf_gpmc_a3
850h
conf_gpmc_a4
854h
conf_gpmc_a5
858h
conf_gpmc_a6
85Ch
conf_gpmc_a7
860h
conf_gpmc_a8
864h
conf_gpmc_a9
868h
conf_gpmc_a10
86Ch
conf_gpmc_a11
870h
conf_gpmc_wait0
874h
conf_gpmc_wpn
758 Control Module
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated