16-1.
USB Integration
.........................................................................................................
16-2.
USB GPIO Integration
.................................................................................................
16-3.
CPU Actions at Transfer Phases
.....................................................................................
16-4.
Sequence of Transfer
..................................................................................................
16-5.
Flow Chart of Setup Stage of a Control Transfer in Peripheral Mode
...........................................
16-6.
Flow Chart of Transmit Data Stage of a Control Transfer in Peripheral Mode
.................................
16-7.
Flow Chart of Receive Data Stage of a Control Transfer in Peripheral Mode
..................................
16-8.
Flow Chart of Setup Stage of a Control Transfer in Host Mode
..................................................
16-9.
Flow Chart of Data Stage (IN Data Phase) of a Control Transfer in Host Mode
...............................
16-10. Flow Chart of Data Stage (OUT Data Phase) of a Control Transfer in Host Mode
............................
16-11. Flow Chart of Status Stage of Zero Data Request or Write Request of a Control Transfer in Host Mode
.
16-12. Chart of Status Stage of a Read Request of a Control Transfer in Host Mode
................................
16-13. Packet Descriptor Layout
..............................................................................................
16-14. Buffer Descriptor (BD) Layout
........................................................................................
16-15. Teardown Descriptor Layout
..........................................................................................
16-16. Relationship Between Memory Regions and Linking RAM
.......................................................
16-17. High-level Transmit and Receive Data Transfer Example
........................................................
16-18. Transmit Descriptors and Queue Status Configuration
...........................................................
16-19. Transmit USB Data Flow Example (Initialization)
..................................................................
16-20. Receive Buffer Descriptors and Queue Status Configuration
....................................................
16-21. Receive USB Data Flow Example (Initialization)
...................................................................
16-22. REVREG Register
......................................................................................................
16-23. SYSCONFIG Register
.................................................................................................
16-24. IRQSTATRAW Register
...............................................................................................
16-25. IRQSTAT Register
.....................................................................................................
16-26. IRQENABLER Register
................................................................................................
16-27. IRQCLEARR Register
.................................................................................................
16-28. IRQDMATHOLDTX00 Register
.......................................................................................
16-29. IRQDMATHOLDTX01 Register
.......................................................................................
16-30. IRQDMATHOLDTX02 Register
.......................................................................................
16-31. IRQDMATHOLDTX03 Register
.......................................................................................
16-32. IRQDMATHOLDRX00 Register
......................................................................................
16-33. IRQDMATHOLDRX01 Register
......................................................................................
16-34. IRQDMATHOLDRX02 Register
......................................................................................
16-35. IRQDMATHOLDRX03 Register
......................................................................................
16-36. IRQDMATHOLDTX10 Register
.......................................................................................
16-37. IRQDMATHOLDTX11 Register
.......................................................................................
16-38. IRQDMATHOLDTX12 Register
.......................................................................................
16-39. IRQDMATHOLDTX13 Register
.......................................................................................
16-40. IRQDMATHOLDRX10 Register
......................................................................................
16-41. IRQDMATHOLDRX11 Register
......................................................................................
16-42. IRQDMATHOLDRX12 Register
......................................................................................
16-43. IRQDMATHOLDRX13 Register
......................................................................................
16-44. IRQDMAENABLE0 Register
..........................................................................................
16-45. IRQDMAENABLE1 Register
..........................................................................................
16-46. IRQFRAMETHOLDTX00 Register
...................................................................................
16-47. IRQFRAMETHOLDTX01 Register
...................................................................................
16-48. IRQFRAMETHOLDTX02 Register
...................................................................................
16-49. IRQFRAMETHOLDTX03 Register
...................................................................................
40
List of Figures
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated