19-22. SIP Pulse
................................................................................................................
19-23. FIR Transmit Frame Format
..........................................................................................
19-24. Baud Rate Generator
..................................................................................................
19-25. RC-5 Bit Encoding
......................................................................................................
19-26. SIRC Bit Encoding
.....................................................................................................
19-27. RC-5 Standard Packet Format
.......................................................................................
19-28. SIRC Packet Format
...................................................................................................
19-29. SIRC Bit Transmission Example
.....................................................................................
19-30. CIR Mode Block Components
........................................................................................
19-31. CIR Pulse Modulation
..................................................................................................
19-32. CIR Modulation Duty Cycle
...........................................................................................
19-33. Variable Pulse Duration Definitions
..................................................................................
19-34. Receiver Holding Register (RHR)
....................................................................................
19-35. Transmit Holding Register (THR)
.....................................................................................
19-36. UART Interrupt Enable Register (IER)
...............................................................................
19-37. IrDA Interrupt Enable Register (IER)
.................................................................................
19-38. CIR Interrupt Enable Register (IER)
.................................................................................
19-39. UART Interrupt Identification Register (IIR)
.........................................................................
19-40. IrDA Interrupt Identification Register (IIR)
...........................................................................
19-41. CIR Interrupt Identification Register (IIR)
............................................................................
19-42. FIFO Control Register (FCR)
.........................................................................................
19-43. Line Control Register (LCR)
..........................................................................................
19-44. Modem Control Register (MCR)
......................................................................................
19-45. UART Line Status Register (LSR)
....................................................................................
19-46. IrDA Line Status Register (LSR)
.....................................................................................
19-47. CIR Line Status Register (LSR)
......................................................................................
19-48. Modem Status Register (MSR)
.......................................................................................
19-49. Transmission Control Register (TCR)
...............................................................................
19-50. Scratchpad Register (SPR)
...........................................................................................
19-51. Trigger Level Register (TLR)
..........................................................................................
19-52. Mode Definition Register 1 (MDR1)
..................................................................................
19-53. Mode Definition Register 2 (MDR2)
..................................................................................
19-54. Status FIFO Line Status Register (SFLSR)
.........................................................................
19-55. RESUME Register
......................................................................................................
19-56. Status FIFO Register Low (SFREGL)
...............................................................................
19-57. Status FIFO Register High (SFREGH)
..............................................................................
19-58. BOF Control Register (BLR)
..........................................................................................
19-59. Auxiliary Control Register (ACREG)
.................................................................................
19-60. Supplementary Control Register (SCR)
.............................................................................
19-61. Supplementary Status Register (SSR)
..............................................................................
19-62. BOF Length Register (EBLR)
.........................................................................................
19-63. Module Version Register (MVR)
......................................................................................
19-64. System Configuration Register (SYSC)
.............................................................................
19-65. System Status Register (SYSS)
......................................................................................
19-66. Wake-Up Enable Register (WER)
....................................................................................
19-67. Carrier Frequency Prescaler Register (CFPS)
.....................................................................
19-68. Divisor Latches Low Register (DLL)
.................................................................................
19-69. Divisor Latches High Register (DLH)
................................................................................
19-70. Enhanced Feature Register (EFR)
...................................................................................
72
List of Figures
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated