7-127. Interface Configuration Value 2 Register Field Descriptions
.......................................................
7-128. PERF_CNT_1 Register Field Descriptions
...........................................................................
7-129. PERF_CNT_2 Register Field Descriptions
...........................................................................
7-130. PERF_CNT_CFG Register Field Descriptions
.......................................................................
7-131. PERF_CNT_SEL Register Field Descriptions
.......................................................................
7-132. PERF_CNT_TIM Register Field Descriptions
........................................................................
7-133. READ_IDLE_CTRL Register Field Descriptions
.....................................................................
7-134. READ_IDLE_CTRL_SHDW Register Field Descriptions
...........................................................
7-135. IRQSTATUS_RAW_SYS Register Field Descriptions
..............................................................
7-136. IRQSTATUS_SYS Register Field Descriptions
......................................................................
7-137. IRQENABLE_SET_SYS Register Field Descriptions
...............................................................
7-138. IRQENABLE_CLR_SYS Register Field Descriptions
...............................................................
7-139. ZQ_CONFIG Register Field Descriptions
.............................................................................
7-140. Read-Write Leveling Ramp Window Register Field Descriptions
.................................................
7-141. Read-Write Leveling Ramp Control Register Field Descriptions
..................................................
7-142. Read-Write Leveling Control Register Field Descriptions
..........................................................
7-143. DDR_PHY_CTRL_1 Register Field Descriptions
....................................................................
7-144. DDR_PHY_CTRL_1_SHDW Register Field Descriptions
..........................................................
7-145. Priority to Class of Service Mapping Register Field Descriptions
.................................................
7-146. Connection ID to Class of Service 1 Mapping Register Field Descriptions
......................................
7-147. Connection ID to Class of Service 2 Mapping Register Field Descriptions
......................................
7-148. Read Write Execution Threshold Register Field Descriptions
.....................................................
7-149. Memory-Mapped Registers for DDR2/3/mDDR PHY
...............................................................
7-150. DDR PHY Command 0/1/2 Address/Command Slave Ratio Register
(CMD0/1/2_REG_PHY_CTRL_SLAVE_RATIO_0) Field Descriptions
...........................................
7-151. DDR PHY Command 0/1/2 Address/Command DLL Lock Difference Register(
CMD0/1/2_REG_PHY_DLL_LOCK_DIFF_0) Field Descriptions
..................................................
7-152. DDR PHY Command 0/1/2 Invert Clockout Selection Register(
CMD0/1/2_REG_PHY_INVERT_CLKOUT_0) Field Descriptions
.................................................
7-153. DDR PHY Data Macro 0/1 Read DQS Slave Ratio Register
(DATA0/1_REG_PHY_RD_DQS_SLAVE_RATIO_0) Field Descriptions
........................................
7-154. DDR PHY Data Macro 0/1 Write DQS Slave Ratio Register
(DATA0/1_REG_PHY_WR_DQS_SLAVE_RATIO_0)
..............................................................
7-155. DDR PHY Data Macro 0/1 Write DQS Slave Ratio Register(
DATA0/1_REG_PHY_WR_DQS_SLAVE_RATIO_0) Field Descriptions
.........................................
7-156. DDR PHY Data Macro 0/1 Write Leveling Init Ratio Register (
DATA0/1_REG_PHY_WRLVL_INIT_RATIO_0) Field Descriptions
...............................................
7-157. DDR PHY Data Macro 0 Write Leveling Init Mode Ratio Selection Register
(DATA0/1_REG_PHY_WRLVL_INIT_MODE_0)
....................................................................
7-158. DDR PHY Data Macro 0 DQS Gate Training Init Ratio Register
(DATA0_REG_PHY_GATELVL_INIT_RATIO_0) Field Descriptions
.............................................
7-159. DDR PHY Data Macro 0/1 DQS Gate Training Init Mode Ratio Selection Register
(DATA0/1_REG_PHY_GATELVL_INIT_MODE_0) Field Descriptions
...........................................
7-160. DDR PHY Data Macro 0/1 DQS Gate Slave Ratio Register
(DATA0/1_REG_PHY_FIFO_WE_SLAVE_RATIO_0) Field Descriptions
........................................
7-161. DDR PHY Data Macro 0/1 Write Data Slave Ratio Register
(DATA0/1_REG_PHY_WR_DATA_SLAVE_RATIO_0) Field Descriptions
......................................
7-162. DDR PHY Data Macro 0/1 Delay Selection Register (DATA0/1_REG_PHY_USE_RANK0_DELAYS)
Field Descriptions
........................................................................................................
7-163. ELM Connectivity Attributes
............................................................................................
7-164. ELM Clock Signals
.......................................................................................................
7-165. Local Power Management Features
...................................................................................
86
List of Tables
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated