12-28. STEPDELAY3 Register Field Descriptions
.........................................................................
12-29. STEPCONFIG4 Register Field Descriptions
........................................................................
12-30. STEPDELAY4 Register Field Descriptions
.........................................................................
12-31. STEPCONFIG5 Register Field Descriptions
........................................................................
12-32. STEPDELAY5 Register Field Descriptions
.........................................................................
12-33. STEPCONFIG6 Register Field Descriptions
........................................................................
12-34. STEPDELAY6 Register Field Descriptions
.........................................................................
12-35. STEPCONFIG7 Register Field Descriptions
........................................................................
12-36. STEPDELAY7 Register Field Descriptions
.........................................................................
12-37. STEPCONFIG8 Register Field Descriptions
........................................................................
12-38. STEPDELAY8 Register Field Descriptions
.........................................................................
12-39. STEPCONFIG9 Register Field Descriptions
........................................................................
12-40. STEPDELAY9 Register Field Descriptions
.........................................................................
12-41. STEPCONFIG10 Register Field Descriptions
......................................................................
12-42. STEPDELAY10 Register Field Descriptions
........................................................................
12-43. STEPCONFIG11 Register Field Descriptions
......................................................................
12-44. STEPDELAY11 Register Field Descriptions
........................................................................
12-45. STEPCONFIG12 Register Field Descriptions
......................................................................
12-46. STEPDELAY12 Register Field Descriptions
........................................................................
12-47. STEPCONFIG13 Register Field Descriptions
......................................................................
12-48. STEPDELAY13 Register Field Descriptions
........................................................................
12-49. STEPCONFIG14 Register Field Descriptions
......................................................................
12-50. STEPDELAY14 Register Field Descriptions
........................................................................
12-51. STEPCONFIG15 Register Field Descriptions
......................................................................
12-52. STEPDELAY15 Register Field Descriptions
........................................................................
12-53. STEPCONFIG16 Register Field Descriptions
......................................................................
12-54. STEPDELAY16 Register Field Descriptions
........................................................................
12-55. FIFO0COUNT Register Field Descriptions
..........................................................................
12-56. FIFO0THRESHOLD Register Field Descriptions
...................................................................
12-57. DMA0REQ Register Field Descriptions
.............................................................................
12-58. FIFO1COUNT Register Field Descriptions
..........................................................................
12-59. FIFO1THRESHOLD Register Field Descriptions
...................................................................
12-60. DMA1REQ Register Field Descriptions
.............................................................................
12-61. FIFO0DATA Register Field Descriptions
............................................................................
12-62. FIFO1DATA Register Field Descriptions
............................................................................
13-1.
LCD Controller Connectivity Attributes
..............................................................................
13-2.
LCD Controller Clock Signals
.........................................................................................
13-3.
LCD Controller Pin List
................................................................................................
13-4.
LCD External I/O Signals
..............................................................................................
13-5.
Register Configuration for DMA Engine Programming
............................................................
13-6.
LIDD I/O Name Map
...................................................................................................
13-7.
Operation Modes Supported by Raster Controller
.................................................................
13-8.
Bits-Per-Pixel Encoding for Palette Entry 0 Buffer
.................................................................
13-9.
Frame Buffer Size According to BPP
................................................................................
13-10. Color/Grayscale Intensities and Modulation Rates
................................................................
13-11. Number of Colors/Shades of Gray Available on Screen
..........................................................
13-12. Highlander 0.8 Interrupt Module Control Registers
................................................................
13-13. LCD REGISTERS
......................................................................................................
13-14. PID Register Field Descriptions
......................................................................................
97
SPRUH73H – October 2011 – Revised April 2013
List of Tables
Copyright © 2011–2013, Texas Instruments Incorporated