5.3.2
SGX Elements Description
....................................................................................
6
Interrupts
........................................................................................................................
6.1
Functional Description
...................................................................................................
6.1.1
Interrupt Processing
............................................................................................
6.1.2
Register Protection
.............................................................................................
6.1.3
Module Power Saving
..........................................................................................
6.1.4
Error Handling
...................................................................................................
6.1.5
Interrupt Handling
...............................................................................................
6.2
Basic Programming Model
..............................................................................................
6.2.1
Initialization Sequence
.........................................................................................
6.2.2
INTC Processing Sequence
...................................................................................
6.2.3
INTC Preemptive Processing Sequence
.....................................................................
6.2.4
Interrupt Preemption
............................................................................................
6.2.5
ARM A8 INTC Spurious Interrupt Handling
.................................................................
6.3
ARM Cortex-A8 Interrupts
..............................................................................................
6.4
PWM Events
..............................................................................................................
6.5
Interrupt Controller Registers
...........................................................................................
6.5.1
INTC Registers
..................................................................................................
7
Memory Subsystem
.........................................................................................................
7.1
GPMC
.....................................................................................................................
7.1.1
Introduction
......................................................................................................
7.1.2
Integration
........................................................................................................
7.1.3
Functional Description
..........................................................................................
7.1.4
Use Cases
.......................................................................................................
7.1.5
Registers
.........................................................................................................
7.2
OCMC-RAM
..............................................................................................................
7.2.1
Introduction
......................................................................................................
7.2.2
Integration
........................................................................................................
7.3
EMIF
.......................................................................................................................
7.3.1
Introduction
......................................................................................................
7.3.2
Integration
........................................................................................................
7.3.3
Functional Description
..........................................................................................
7.3.4
Use Cases
.......................................................................................................
7.3.5
EMIF4D Registers
..............................................................................................
7.3.6
DDR2/3/mDDR PHY Registers
...............................................................................
7.4
ELM
........................................................................................................................
7.4.1
Introduction
......................................................................................................
7.4.2
Integration
........................................................................................................
7.4.3
Functional Description
..........................................................................................
7.4.4
Basic Programming Model
.....................................................................................
7.4.5
ELM Registers
...................................................................................................
8
Power, Reset, and Clock Management (PRCM)
....................................................................
8.1
Power, Reset, and Clock Management
...............................................................................
8.1.1
Introduction
......................................................................................................
8.1.2
Device Power-Management Architecture Building Blocks
.................................................
8.1.3
Clock Management
.............................................................................................
8.1.4
Power Management
............................................................................................
8.1.5
PRCM Module Overview
.......................................................................................
8.1.6
Clock Generation and Management
..........................................................................
8.1.7
Reset Management
.............................................................................................
8.1.8
Power-Up/Down Sequence
....................................................................................
8.1.9
IO State
...........................................................................................................
8.1.10
Voltage and Power Domains
.................................................................................
3
SPRUH73H – October 2011 – Revised April 2013
Contents
Copyright © 2011–2013, Texas Instruments Incorporated