DMTimer
20.1.4 Use Cases
20.1.5 TIMER Registers
lists the memory-mapped registers for the TIMER. All register offset addresses not listed in
should be considered as reserved locations and the register contents should not be modified.
Table 20-10. TIMER REGISTERS
Offset
Acronym
Register Name
Section
00h
TIDR
Identification Register
10h
TIOCP_CFG
Timer OCP Configuration Register
20h
IRQ_EOI
Timer IRQ End-of-Interrupt Register
24h
IRQSTATUS_RAW
Timer Status Raw Register
28h
IRQSTATUS
Timer Status Register
2Ch
IRQENABLE_SET
Timer Interrupt Enable Set Register
30h
IRQENABLE_CLR
Timer Interrupt Enable Clear Register
34h
IRQWAKEEN
Timer IRQ Wakeup Enable Register
38h
TCLR
Timer Control Register
3Ch
TCRR
Timer Counter Register
40h
TLDR
Timer Load Register
44h
TTGR
Timer Trigger Register
48h
TWPS
Timer Write Posting Bits Register
4Ch
TMAR
Timer Match Register
50h
TCAR1
Timer Capture Register
54h
TSICR
Timer Synchronous Interface Control Register
58h
TCAR2
Timer Capture Register
3566
Timers
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated