11-27. Data Sorting Example PaRAM Configuration
........................................................................
11-28. Servicing Incoming McASP Data Example
...........................................................................
11-29. Servicing Incoming McASP Data Example PaRAM Configuration
................................................
11-30. Servicing Peripheral Burst Example
...................................................................................
11-31. Servicing Peripheral Burst Example PaRAM Configuration
........................................................
11-32. Servicing Continuous McASP Data Example
........................................................................
11-33. Servicing Continuous McASP Data Example PaRAM Configuration
.............................................
11-34. Servicing Continuous McASP Data Example Reload PaRAM Configuration
....................................
11-35. Ping-Pong Buffering for McASP Data Example
.....................................................................
11-36. Ping-Pong Buffering for McASP Example PaRAM Configuration
.................................................
11-37. Ping-Pong Buffering for McASP Example Pong PaRAM Configuration
..........................................
11-38. Ping-Pong Buffering for McASP Example Ping PaRAM Configuration
...........................................
11-39. Intermediate Transfer Completion Chaining Example
..............................................................
11-40. Single Large Block Transfer Example
.................................................................................
11-41. Smaller Packet Data Transfers Example
.............................................................................
11-42. Peripheral ID Register (PID)
............................................................................................
11-43. EDMA3CC Configuration Register (CCCFG)
........................................................................
11-44. EDMA3CC System Configuration Register (SYSCONFIG)
........................................................
11-45. DMA Channel Map n Registers (DCHMAPn)
........................................................................
11-46. QDMA Channel Map n Registers (QCHMAPn)
......................................................................
11-47. DMA Channel Queue n Number Registers (DMAQNUMn)
........................................................
11-48. QDMA Channel Queue Number Register (QDMAQNUM)
.........................................................
11-49. Queue Priority Register (QUEPRI)
....................................................................................
11-50. Event Missed Register (EMR)
..........................................................................................
11-51. Event Missed Register High (EMRH)
.................................................................................
11-52. Event Missed Clear Register (EMCR)
.................................................................................
11-53. Event Missed Clear Register High (EMCRH)
........................................................................
11-54. QDMA Event Missed Register (QEMR)
...............................................................................
11-55. QDMA Event Missed Clear Register (QEMCR)
......................................................................
11-56. EDMA3CC Error Register (CCERR)
..................................................................................
11-57. EDMA3CC Error Clear Register (CCERRCLR)
......................................................................
11-58. Error Evaluation Register (EEVAL)
....................................................................................
11-59. DMA Region Access Enable Register for Region m (DRAEm)
....................................................
11-60. DMA Region Access Enable High Register for Region m (DRAEHm)
............................................
11-61. QDMA Region Access Enable for Region m (QRAEm)32-bit, 2 Rows
...........................................
11-62. Event Queue Entry Registers (QxEy)
.................................................................................
11-63. Queue Status Register n (QSTATn)
...................................................................................
11-64. Queue Watermark Threshold A Register (QWMTHRA)
............................................................
11-65. EDMA3CC Status Register (CCSTAT)
................................................................................
11-66. Memory Protection Fault Address Register (MPFAR)
..............................................................
11-67. Memory Protection Fault Status Register (MPFSR)
.................................................................
11-68. Memory Protection Fault Command Register (MPFCR)
............................................................
11-69. Memory Protection Page Attribute Register (MPPAn)
..............................................................
11-70. Event Register (ER)
.....................................................................................................
11-71. Event Register High (ERH)
.............................................................................................
11-72. Event Clear Register (ECR)
............................................................................................
11-73. Event Clear Register High (ECRH)
....................................................................................
11-74. Event Set Register (ESR)
...............................................................................................
11-75. Event Set Register High (ESRH)
......................................................................................
27
SPRUH73H – October 2011 – Revised April 2013
List of Figures
Copyright © 2011–2013, Texas Instruments Incorporated