Mailbox
Table 17-14. MAILBOX REGISTERS (continued)
Offset
Acronym
Register Name
Section
C8h
MSGSTATUS_2
The message status register has the status of the
messages in the mailbox
CCh
MSGSTATUS_3
The message status register has the status of the
messages in the mailbox
D0h
MSGSTATUS_4
The message status register has the status of the
messages in the mailbox
D4h
MSGSTATUS_5
The message status register has the status of the
messages in the mailbox
D8h
MSGSTATUS_6
The message status register has the status of the
messages in the mailbox
DCh
MSGSTATUS_7
The message status register has the status of the
messages in the mailbox
100h
IRQSTATUS_RAW_0
The interrupt status register has the status for each
event that may be responsible for the generation of an
interrupt to the corresponding user - write 1 to a given bit
resets this bit.
This register is mainly used for debug purpose.
104h
IRQSTATUS_CLR_0
The interrupt status register has the status combined
with irq-enable for each event that may be responsible
for the generation of an interrupt to the corresponding
user - write 1 to a given bit resets this bit.
108h
IRQENABLE_SET_0
The interrupt enable register enables to unmask the
module internal source of interrupt to the corresponding
user.
This register is write 1 to set.
10Ch
IRQENABLE_CLR_0
The interrupt enable register enables to mask the
module internal source of interrupt to the corresponding
user.
This register is write 1 to clear.
110h
IRQSTATUS_RAW_1
The interrupt status register has the status for each
event that may be responsible for the generation of an
interrupt to the corresponding user - write 1 to a given bit
resets this bit.
This register is mainly used for debug purpose.
114h
IRQSTATUS_CLR_1
The interrupt status register has the status combined
with irq-enable for each event that may be responsible
for the generation of an interrupt to the corresponding
user - write 1 to a given bit resets this bit.
118h
IRQENABLE_SET_1
The interrupt enable register enables to unmask the
module internal source of interrupt to the corresponding
user.
This register is write 1 to set.
11Ch
IRQENABLE_CLR_1
The interrupt enable register enables to mask the
module internal source of interrupt to the corresponding
user.
This register is write 1 to clear.
120h
IRQSTATUS_RAW_2
The interrupt status register has the status for each
event that may be responsible for the generation of an
interrupt to the corresponding user - write 1 to a given bit
resets this bit.
This register is mainly used for debug purpose.
124h
IRQSTATUS_CLR_2
The interrupt status register has the status combined
with irq-enable for each event that may be responsible
for the generation of an interrupt to the corresponding
user - write 1 to a given bit resets this bit.
128h
IRQENABLE_SET_2
The interrupt enable register enables to unmask the
module internal source of interrupt to the corresponding
user.
This register is write 1 to set.
3246Interprocessor Communication
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated