11-76. Chained Event Register (CER)
.........................................................................................
11-77. Chained Event Register High (CERH)
................................................................................
11-78. Event Enable Register (EER)
..........................................................................................
11-79. Event Enable Register High (EERH)
..................................................................................
11-80. Event Enable Clear Register (EECR)
.................................................................................
11-81. Event Enable Clear Register High (EECRH)
.........................................................................
11-82. Event Enable Set Register (EESR)
....................................................................................
11-83. Event Enable Set Register High (EESRH)
...........................................................................
11-84. Secondary Event Register (SER)
......................................................................................
11-85. Secondary Event Register High (SERH)
..............................................................................
11-86. Secondary Event Clear Register (SECR)
.............................................................................
11-87. Secondary Event Clear Register High (SECRH)
....................................................................
11-88. Interrupt Enable Register (IER)
........................................................................................
11-89. Interrupt Enable Register High (IERH)
................................................................................
11-90. Interrupt Enable Clear Register (IECR)
...............................................................................
11-91. Interrupt Enable Clear Register High (IECRH)
.......................................................................
11-92. Interrupt Enable Set Register (IESR)
..................................................................................
11-93. Interrupt Enable Set Register High (IESRH)
.........................................................................
11-94. Interrupt Pending Register (IPR)
.......................................................................................
11-95. Interrupt Pending Register High (IPRH)
..............................................................................
11-96. Interrupt Clear Register (ICR)
..........................................................................................
11-97. Interrupt Clear Register High (ICRH)
..................................................................................
11-98. Interrupt Evaluate Register (IEVAL)
...................................................................................
11-99. QDMA Event Register (QER)
..........................................................................................
11-100. QDMA Event Enable Register (QEER)
..............................................................................
11-101. QDMA Event Enable Clear Register (QEECR)
.....................................................................
11-102. QDMA Event Enable Set Register (QEESR)
.......................................................................
11-103. QDMA Secondary Event Register (QSER)
.........................................................................
11-104. QDMA Secondary Event Clear Register (QSECR)
................................................................
11-105. Peripheral ID Register (PID)
..........................................................................................
11-106. EDMA3TC Configuration Register (TCCFG)
........................................................................
11-107. EDMA3TC System Configuration Register (SYSCONFIG)
.......................................................
11-108. EDMA3TC Channel Status Register (TCSTAT)
....................................................................
11-109. Error Register (ERRSTAT)
............................................................................................
11-110. Error Enable Register (ERREN)
....................................................................................
11-111. Error Clear Register (ERRCLR)
.....................................................................................
11-112. Error Details Register (ERRDET)
...................................................................................
11-113. Error Interrupt Command Register (ERRCMD)
...................................................................
11-114. Read Rate Register (RDRATE)
.....................................................................................
11-115. Source Active Options Register (SAOPT)
.........................................................................
11-116. Source Active Source Address Register (SASRC)
...............................................................
11-117. Source Active Count Register (SACNT)
...........................................................................
11-118. Source Active Destination Address Register (SADST)
..........................................................
11-119. Source Active Source B-Dimension Index Register (SABIDX)
..................................................
11-120. Source Active Memory Protection Proxy Register (SAMPPRXY)
..............................................
11-121. Source Active Count Reload Register (SACNTRLD)
.............................................................
11-122. Source Active Source Address B-Reference Register (SASRCBREF)
........................................
11-123. Source Active Destination Address B-Reference Register (SADSTBREF)
...................................
11-124. Destination FIFO Options Register (DFOPTn)
....................................................................
28
List of Figures
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated