CONTROL_MODULE Registers
Table 9-10. CONTROL_MODULE REGISTERS (continued)
Offset
Acronym
Register Description
Section
A34h
conf_usb1_drvvbus
E00h
cqdetect_status
E04h
ddr_io_ctrl
E0Ch
vtp_ctrl
E14h
vref_ctrl
F90h
tpcc_evt_mux_0_3
F94h
tpcc_evt_mux_4_7
F98h
tpcc_evt_mux_8_11
F9Ch
tpcc_evt_mux_12_15
FA0h
tpcc_evt_mux_16_19
FA4h
tpcc_evt_mux_20_23
FA8h
tpcc_evt_mux_24_27
FACh
tpcc_evt_mux_28_31
FB0h
tpcc_evt_mux_32_35
FB4h
tpcc_evt_mux_36_39
FB8h
tpcc_evt_mux_40_43
FBCh
tpcc_evt_mux_44_47
FC0h
tpcc_evt_mux_48_51
FC4h
tpcc_evt_mux_52_55
FC8h
tpcc_evt_mux_56_59
FCCh
tpcc_evt_mux_60_63
FD0h
timer_evt_capt
FD4h
ecap_evt_capt
FD8h
adc_evt_capt
1000h
reset_iso
1318h
dpll_pwr_sw_ctrl
131Ch
ddr_cke_ctrl
1320h
sma2
1324h
m3_txev_eoi
1328h
ipc_msg_reg0
132Ch
ipc_msg_reg1
1330h
ipc_msg_reg2
1334h
ipc_msg_reg3
1338h
ipc_msg_reg4
133Ch
ipc_msg_reg5
1340h
ipc_msg_reg6
1344h
ipc_msg_reg7
1404h
ddr_cmd0_ioctrl
1408h
ddr_cmd1_ioctrl
140Ch
ddr_cmd2_ioctrl
1440h
ddr_data0_ioctrl
1444h
ddr_data1_ioctrl
761
SPRUH73H – October 2011 – Revised April 2013
Control Module
Copyright © 2011–2013, Texas Instruments Incorporated