Ethernet Subsystem Registers
Table 14-39. CPSW_CPDMA REGISTERS (continued)
Offset
Acronym
Register Name
Section
C4h
RX1_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 1
C8h
RX2_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 2
CCh
RX3_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 3
D0h
RX4_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 4
D4h
RX5_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 5
D8h
RX6_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 6
DCh
RX7_PENDTHRESH
CPDMA_INT RECEIVE THRESHOLD PENDING
REGISTER CHANNEL 7
E0h
RX0_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 0
E4h
RX1_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 1
E8h
RX2_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 2
ECh
RX3_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 3
F0h
RX4_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 4
F4h
RX5_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 5
F8h
RX6_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 6
FCh
RX7_FREEBUFFER
CPDMA_INT RECEIVE FREE BUFFER REGISTER
CHANNEL 7
1257
SPRUH73H – October 2011 – Revised April 2013
Ethernet Subsystem
Copyright © 2011–2013, Texas Instruments Incorporated