Ethernet Subsystem Registers
14.5.4 CPSW_STATS Registers
For a full description of the CPSW_STATS registers, see
, CPSW_3G Network
Statistics. The registers are summarized in
.
Table 14-101. CPSW_STATS REGISTERS
Offset
Acronym
Register Name
Section
00h
Good Rx Frames
04h
Broadcast Rx Frames
08h
Multicast Rx Frames
0Ch
Pause Rx Frames
10h
Rx CRC Errors
14h
Rx Align/Code Errors
18h
Oversize Rx Frames
1Ch
Rx Jabbers
20h
Undersize (Short) Rx Frames
24h
Rx Fragments
30h
Rx Octets
34h
Good Tx Frames
38h
Broadcast Tx Frames
3Ch
Multicast Tx Frames
40h
Pause Tx Frames
44h
Deferred Tx Frames
48h
Collisions
4Ch
Single Collision Tx Frames
50h
Multiple Collision Tx Frames
54h
Excessive Collisions
58h
Late Collisions
5Ch
Tx Underrun
60h
Carrier Sense Errors
64h
Tx Octets
68h
Rx + Tx 64 Octet Frames
6Ch
Rx + Tx 65–127 Octet Frames
70h
Rx + Tx 128–255 Octet Frames
74h
Rx + Tx 256–511 Octet Frames
78h
Rx + Tx 512–1023 Octet Frames
7Ch
Rx + Tx 1024_Up Octet Frames
80h
Net Octets
84h
Rx Start of Frame Overruns
88h
Rx Middle of Frame Overruns
8Ch
Rx DMA Overruns
14.5.5 CPDMA_STATERAM Registers
lists the memory-mapped registers for the CPSW_CPDMA. All register offset addresses not
listed in
should be considered as reserved locations and the register contents should not be
modified.
Table 14-102. CPDMA_STATERAM REGISTERS
Offset
Acronym
Register Name
Section
00h
TX0_HDP
CPDMA_STATERAM TX CHANNEL 0 HEAD DESC
POINTER *
1321
SPRUH73H – October 2011 – Revised April 2013
Ethernet Subsystem
Copyright © 2011–2013, Texas Instruments Incorporated