Ethernet Subsystem Registers
14.5.7.11 TX_GAP Register (offset = 28h) [reset = Ch]
TX_GAP is shown in
and described in
.
TRANSMIT INTER-PACKET GAP REGISTER
Figure 14-183. TX_GAP Register
31
30
29
28
27
26
25
24
Reserved
R-0h
23
22
21
20
19
18
17
16
Reserved
R-0h
15
14
13
12
11
10
9
8
Reserved
TX_GAP
R-0h
R/W-Ch
7
6
5
4
3
2
1
0
TX_GAP
R/W-Ch
LEGEND: R/W = Read/Write; R = Read only; W1toCl = Write 1 to clear bit; -n = value after reset
Table 14-199. TX_GAP Register Field Descriptions
Bit
Field
Type
Reset
Description
31-9
Reserved
R
0h
8-0
TX_GAP
R/W
Ch
Transmit Inter-Packet Gap
14.5.8 CPSW_SS Registers
lists the memory-mapped registers for the CPSW_SS. All register offset addresses not listed
in
should be considered as reserved locations and the register contents should not be
modified.
Table 14-200. CPSW_SS REGISTERS
Offset
Acronym
Register Name
Section
0h
ID_VER
ID VERSION REGISTER
4h
CONTROL
SWITCH CONTROL REGISTER
8h
SOFT_RESET
SOFT RESET REGISTER
Ch
STAT_PORT_EN
STATISTICS PORT ENABLE REGISTER
10h
PTYPE
TRANSMIT PRIORITY TYPE REGISTER
14h
SOFT_IDLE
SOFTWARE IDLE
18h
THRU_RATE
THROUGHPUT RATE
1Ch
GAP_THRESH
CPGMAC_SL SHORT GAP THRESHOLD
20h
TX_START_WDS
TRANSMIT START WORDS
24h
FLOW_CONTROL
FLOW CONTROL
28h
VLAN_LTYPE
LTYPE1 AND LTYPE 2 REGISTER
2Ch
TS_LTYPE
VLAN_LTYPE1 AND VLAN_LTYPE2 REGISTER
30h
DLR_LTYPE
DLR LTYPE REGISTER
1424
Ethernet Subsystem
SPRUH73H – October 2011 – Revised April 2013
Copyright © 2011–2013, Texas Instruments Incorporated