![NXP Semiconductors MC9S08LG16 Reference Manual Download Page 357](http://html1.mh-extra.com/html/nxp-semiconductors/mc9s08lg16/mc9s08lg16_reference-manual_1721837357.webp)
Chapter 19 Debug Module (DBG) (64K)
MC9S08LG32 MCU Series, Rev. 5
Freescale Semiconductor
357
19.3.2.6
Debug Comparator C Low Register (DBGCCL)
19.3.2.7
Debug FIFO High Register (DBGFH)
Module Base + 0x0005
7
6
5
4
3
2
1
0
R
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
W
POR
or non-
end-run
0
0
0
0
0
0
0
0
Reset
end-run
1
1
In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.
U
U
U
U
U
U
U
U
Figure 19-7. Debug Comparator C Low Register (DBGCCL)
Table 19-8. DBGCCL Field Descriptions
Field
Description
Bits 7–0
Comparator C Low Compare Bits
— The Comparator C Low compare bits control whether Comparator C will
compare the address bus bits [7:0] to a logic 1 or logic 0.
0 Compare corresponding address bit to a logic 0
1 Compare corresponding address bit to a logic 1
Module Base + 0x0006
7
6
5
4
3
2
1
0
R
Bit 15
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 9
Bit 8
W
POR
or non-
end-run
0
0
0
0
0
0
0
0
Reset
end-run
1
1
In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, the bits in this register do not change after reset.
U
U
U
U
U
U
U
U
= Unimplemented or Reserved
Figure 19-8. Debug FIFO High Register (DBGFH)
Table 19-9. DBGFH Field Descriptions
Field
Description
Bits 15–8
FIFO High Data Bits
— The FIFO High data bits provide access to bits [15:8] of data in the FIFO. This register
is not used in event only modes and will read a $00 for valid FIFO words.
Summary of Contents for MC9S08LG16
Page 2: ......
Page 4: ......
Page 8: ......
Page 20: ......
Page 26: ...Chapter 1 Device Overview MC9S08LG32 MCU Series Rev 5 26 Freescale Semiconductor...
Page 40: ...Chapter 2 Pins and Connections MC9S08LG32 MCU Series Rev 5 40 Freescale Semiconductor...
Page 372: ......