PCVisionplus
Hardware Reference
Index
Index–7
Rev 02; February 8, 2002
offset, frame reset, FROFF, 3–42
OMUX1, PLL output 1 select, 4–12
operating temperature, specification, 1–7
opto–isolators, B–1
OPTOSTAT0, opto–coupled trigger 0 input status, 3–37
OPTOSTAT1, opto–coupled trigger 1 input status, 3–37
ORCAPRGM, FPGA load port, 3–25
OUTPORT, output port register, 3–60
output
formatting, 2–8
opto–isolator circuits, B–4
post scaler, PLL, PDA, 4–11
vertical sync enable, VSYNCEN, 3–47
output control, start address, ADR, 3–79
output control table, OCT, 2–8
OUTSTB, output port strobe, 3–58
oversample, 2–18
P
pad, PADEN, pad mode enable, 3–70
padding, 8 bit data to 16 bits, 2–11
PADEN, pad enable, 3–70
parallel port
control register, PORTCON, 3–58
input buffer enable, INREG_ENB, 3–58
interrupt status
INPORT_INT, 3–59
PIOINTSTAT, 3–50
output strobe, OUTSTB, 3–58
specifications, 1–6
PAREN, parity error enable, 3–8
parity
data parity reported, DTPAR, 3–9
detected error, DPARE, 3–10
error enable, PAREN, 3–8
PCI
interface control registers, 3–17
interrupt enable, INTEN, 3–19
PCI configruation registers, 2–2
PCI configuration registers, 3–6
PCI interface control registers, 2–3
PCI–bus
interface, overview, 1–1
interrupts, 2–3
PCIBMEN, bus master enable, 3–8
PCICMD, PCI command register, 3–7
PCISTAT, PCI status register, 3–9
PCLAMP, programmable clamp register, 3–53
PCLMPV, programmable clamp voltage, 2–17
PDA, PLL output post scaler, 4–11
PDB, PLL feedback post scaler, 4–11
PDEN, phase frequency detector gain enable, 4–9
PFD, phase frequency detector gain, 4–9
phase adjust
enable, PLL, FINEEN, 4–11
lead/lag, PLL, LDLG, 4–11
phase–locked loop, PLL, timing control, 2–26
pin–out
15–pin video connector, A–2
26–pin video connector, A–3
parallel I/O header connector, A–4
PIOIEN, I/O port interrupt enable, 3–52
PIOINTSTAT, parallel port interrupt status, 3–50
PIOLSTAT, power up state status, 3–24
PLL
add 1 VCO cycle, ADD, 4–10
loop filter select, INTFLT, 4–9
output post scaler, PDA, 4–11
remove 1 VCO cycle, SWLW, 4–10
PLL mode
programming example, 4–14
PWG operation, 2–29
PLL modes, synchronization, 2–20
PLL programming, 4–4
PLL register interface, 4–4
PLL registers, 4–4
PLLA0, PLL register 0, 4–6
PLLA1, PLL register 1, 4–6
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com