PCVisionplus
Hardware Reference
Registers
3–73
Rev 02; February 8, 2002
3.5.5 Acquire Line Interrupt (ACQLINEINT) R/W
0
7
INTADR14
INTADR13
INTADR12
INTADR11
INTADR10
INTADR9
INTADR8
INTADR7
8
15
LSBMASK0
INTADR21
INTADR20
INTADR19
INTADR18
INTADR17
INTADR16
INTADR15
PCP_ACQ_LINE_INT_32
16
23
Reserved
Reserved
Reserved
Reserved
Reserved
LSBMASK3
LSBMASK2
LSBMASK1
24
31
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
0x1C
This register controls the acquire line interrupt address.
Bit
Mnemonic
Function
0–14
INTADR
Acquire Interrupt Address
15–18
LSBMASK
Interrupt Address LSB Mask
19–31
Reserved
“Don’t care”
3.5.5.1 Acquire Interrupt Address (INTADR) R/W
The 12-bit Acquire Interrupt Line Address (INTADR) held in this register define a memory line address that causes
an interrupt when the image acquire writes to this address. The interrupt must be enabled by the ALINEINTEN bit in
the ACQREG register (one for each memory frame). The interrupt is also controlled by the BMC. The LSBMASK
bits change the resolution of this address. The interrupt address is programmed on 64 DWORD (256 byte) bound-
aries when the LSBMASK is zero (no masking).
INTADR
Acquire interrupt address
0x0
0x00000
0x1
0x00040
0x2
0x00080
. . .
. . .
0xFFE
0x3FF80
0xFFF
0x3FFC0
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com