402-00005-00
Registers
3–10
Rev 02; February 8, 2002
3.1.4.3 Received Target Abort (RTABT) R/W1C
This bit is set whenever the PCVisionplus receives a target abort response from the addressed target during a bus
master write cycle initiated by the PCVisionplus. This bit is cleared by writing it to one (1).
RTABT
Function
0
No target abort
1
Target abort received
3.1.4.4 Received Master Abort (RMABT) R/W1C
This bit is set whenever a master abort occurs. Master abort will occur if the PCVisionplus generates a Bus Master
Write Cycle to a target and the target doesn’t respond. This bit is cleared by writing it to one (1).
RMABT
Function
0
No master abort
1
Master abort occurred
3.1.4.5 Signaled System Error (SSERR) R/W1C
This bit is set whenever the PCVisionplus asserts the #SERR signal due to a system error. This bit is cleared by writ-
ing it to one (1).
SSERR
Function
0
No system error
1
System error
3.1.4.6 Detected Parity Error (DPARE) R/W1C
This bit is set whenever the PCVisionplus detects a parity error. This bit functions independently from the state of the
Parity Error Detection Enable bit (PAREN PCICMD register). This bit is cleared by writing it to one (1).
DPARE
Function
0
No data parity error
1
Data parity error
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com