402-00005-00
Registers
3–24
Rev 02; February 8, 2002
3.3.1.1 Build Status (BLDSTAT) R-O
The two BLDSTAT bits reflect the build status (options) of PCVisionplus.
BLDSTAT
Status
0
Standard version
1
Reserved
2
Reserved
3
Reserved
3.3.1.2 FPGA Loading Done (FPGADONE) R-O
The FPGADONE bit gives the load status of the FPGAs on PCVisionplus.
FPGADONE
Status
0
Load not complete
1
Load completed
3.3.1.3 FPGA Ready Status (FPGARDY) R-O
This is a status bit used in loading the FPGA files. This bit must be checked after each byte is written to the FPGA.
This bit has no effect once the FPGA is loaded and the board is ready for use. Application software should ignore this
bit.
FPGARDY
Status
0
Byte load not complete
1
Byte load completed
3.3.1.4 PIO Level Jumper Setting (PIOLSTAT) R-O
This status bit indicates the setting of the jumper which defines the power-up state of the parallel port outputs.
PIOLSTAT Status
0
PIO power-up level set to 0
1
PIO power-up level set to 1
3.3.1.5 Expansion Module Present (CMPRESENT) R-O
This status bit indicates if an optional expansion module or daughter board is installed on the PCVisionplus.
CMPRESENT
Status
0
No module installed
1
Expansion module installed
3.3.1.6 Revision (REV) R-O
The two REV bits reflect the revision of the PCVisionplus hardware. These bits allow software to identify function-
ality changes to the PCVisionplus hardware.
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com