PCVisionplus
Hardware Reference
Registers
3–83
Rev 02; February 8, 2002
3.5.13.2 Add-On General Control (AGCSTS) W-O
0
7
BADR3 + 0xC0004
DATA7
DATA6
DATA5
DATA4
DATA3
DATA2
DATA1
DATA0
8
15
DATA15
DATA14
DATA13
DATA12
DATA11
DATA10
DATA9
DATA8
PCP_AGCSTS_32
16
23
DATA23
DATA22
DATA21
DATA20
DATA19
DATA18
DATA17
DATA16
24
31
DATA31
DATA30
DATA29
DATA28
DATA27
DATA26
DATA25
DATA24
This register initializes the PCVisionplus bus master port, and must be programmed once during PCVisionplus init-
ialization, after power up and FPGA loading. The BMEN bit in the BMCTLX register (Frame Buffer Control regis-
ters) must be zero to access this register. Write the value 0x1000 0000 in location zero of the scatter gather table
(DMA table) then write any value to this address to transfer the value into the correct location.
3.5.13.3 Manual Destination Address (MDSTADR) W-O
0
7
BADR3 + 0xC0008
ADR7
ADR6
ADR5
ADR4
ADR3
ADR2
ADR1
ADR0
8
15
ADR15
ADR14
ADR13
ADR12
ADR11
ADR10
ADR9
ADR8
PCP_MDSTADR_32
16
23
ADR23
ADR22
ADR21
ADR20
ADR19
ADR18
ADR17
ADR16
24
31
ADR31
ADR30
ADR29
ADR28
ADR27
ADR26
ADR25
ADR24
This register is for diagnostic purposes only. Writing a value into this register checks the BMC ability to load a des-
tination address into the PCI-bus Controller chip. The BMEN bit in the BMCTLX register (Frame Buffer Control
registers) must be zero to access this register. Write the desired address in location zero of the scatter gather table
(DMA table) then write any value to this address to transfer the address into the correct location. The value can be
read back through the BMDST register.
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com