PCVisionplus
Hardware Reference
Registers
3–25
Rev 02; February 8, 2002
3.3.2 FPGA Programming (ORCAPRGM) R/W
0
7
BADR1 + 0x04
DATA7
DATA6
DATA5
DATA4
DATA3
DATA2
DATA1
DATA0
8
15
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
PCP_ORCAPRGM_32
16
23
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
24
31
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
The FPGAs must be loaded with a bit-map file at power-up and every time the host system is reset. Applications must
never read or write to this address.
3.3.3 FPGA Reset (ORCARST) W-O
0
7
BADR1 + 0x08
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
8
15
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
PCP_ORCARST_32
16
23
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
24
31
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Writing any value to this register clears the FPGAs. The FPGAs are cleared at power up and when the system reset
line is activated. Applications must never read or write to this address.
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com