
Contents
xxviii
ADSP-214xx SHARC Processor Hardware Reference
Frame Sync and Data Sampling ....................................... 10-16
Serial Word Length ......................................................... 10-18
Internal Versus External Frame Syncs ............................. 10-18
External Frame Sync Sampling .................................... 10-19
Logic Level Frame Syncs ............................................. 10-20
Data-Independent Frame Sync ................................... 10-20
Operation Modes ..................................................................... 10-21
Mode Selection ................................................................... 10-23
Channel Order First ....................................................... 10-24
Standard Serial Mode .......................................................... 10-25
Timing Control Bits ....................................................... 10-25
Clocking Options .......................................................... 10-26
Frame Sync Options ....................................................... 10-26
Framed Versus Unframed Frame Syncs ............................ 10-26
Early Versus Late Frame Syncs ........................................ 10-27
Left-Justified Mode ............................................................. 10-28
Master Serial Clock and Frame Sync Rates ...................... 10-29
Timing Control Bits ....................................................... 10-29
S Mode ............................................................................ 10-30
Master Serial Clock and Frame Sync Rates ...................... 10-30
Timing Control Bits ....................................................... 10-30
Multichannel Mode ............................................................ 10-31
Clocking Options ........................................................... 10-32
Frame Sync Options ....................................................... 10-32
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...