
SDRAM Controller (ADSP-2147x/ADSP-2148x)
3-20
ADSP-214xx SHARC Processor Hardware Reference
SDRAM Commands
This section provides a description of each of the commands that the SDC
uses to manage the SDRAM interface. These commands are handled auto-
matically by the SDC. A summary of the various commands used by the
on-chip controller for the SDRAM interface follows and is shown in
• Load mode register—initializes the SDRAM operation parameters
during the power-up sequence.
• Single precharge—closes a specific internal bank depending on user
code.
• Precharge all—closes all internal banks, preceding any auto-refresh
command.
• Activate—activates a page in the required internal SDRAM bank
• Read/write
• Auto-refresh—causes the SDRAM to execute an internal CAS
before RAS refresh.
• Self-refresh entry—places the SDRAM in self-refresh mode, in
which the SDRAM powers down and controls its refresh opera-
tions internally.
• Self-refresh exit—exits from self-refresh mode by expecting
auto-refresh commands from SDC.
• NOP/command inhibit—no operation used to insert wait states
for activate and precharge cycles
Load Mode Register
This command is initializes SDRAM operation parameters. It is a part of
the SDRAM power-up sequence. Load mode register uses the address bus
of the SDRAM as data input. The power-up sequence is enabled by writ-
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...