
Peripherals Routed Through the DPI
A-248
ADSP-214xx SHARC Processor Hardware Reference
This can be established by globally assigning all UART interrupts to the
same interrupt priority.
For more information, see Appendix B, Peripheral
There is also a shadow register,
UART0IIRSH
. This register allows programs
to read the contents of the corresponding main register without affecting
the status of the UART.
Figure A-139. UART0IIRSH Register
Table A-130. UART0IIRSH Register Bit Descriptions (RO)
Bit
Name
Description
0
UARTNOINT
Pending Interrupt.
When UARTNOINT bit cleared it signals that
an interrupt is pending.
0 = Interrupt pending
1 = No interrupt pending (default)
3–1
(ROC
1
)
1 These bits are read-only in the UARTxLRSH (shadow) register.
UARTISTAT
In the Order of Interrupt Priority, Highest First.
011 = Receive line status. Read UART_LSR to clear interrupt
request.
100 = Address detect. Read RBR to clear interrupt request.
010 = Receive data ready. Read UART RBR to clear interrupt
request.
001 = UART_THR empty. Write UART_THR or read UART_IIR
to clear interrupt request, when priority = 4.
000 = UART THR & TSR empty (TEMT = transmit complete).
Write UART_THR or read UART_IIR to clear interrupt request,
when priority = 5. In the case where both interrupts are signalling,
the UARTxIIR register reads 0x06. When a UART interrupt is
pending, the interrupt service routine (ISR) needs to clear the
interrupt latch explicitly.
UARTI
S
TAT (
3
–1)
In the order of interrupt priority, highest first
Pending Interrupt
UARTNOINT
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...