
ADSP-214xx SHARC Processor Hardware Reference
A-167
Registers Reference
SPORT Control 2 Registers (SPCTLNx)
These registers (where x signifies SPORT 0 through 7) allow programs to
set frame sync edge detection for I
2
S compatibility. These registers also
allow interrupts to be generated when transmit DMA count is expired or
when the last bit of last word is shifted out.
Note that these registers do not exist on previous SHARC proces-
sors (ADSP-212xx, ADSP-213xx).
Figure A-89. SPCTLNx Register
Table A-87. SPCTLNx Register Bit Descriptions (RW)
Bit
Name
Description
0
I2SEFE
I2S Extra Frame Edge.
If set, SPORT generates the last LRCLK if
configured as I2S master (valid only for DMA). If cleared, (reset
value), behaves similar to previous SHARCs.
1
ETDINTEN
External Transfer Done Interrupt.
If set, interrupt occurs only after
the last bit of last word in the DMA is shifter out. If cleared, inter-
rupt occurs when the DMA counter expires. For chain pointer
DMA, if set, interrupt occurs:
1) only after that last word of last DMA block in the chain is shifted
out, if PCI=0.
2) When DMA counter expires for the initial DMA blocks (CP
nonzero) in the chain and the last bit of the last word is shifted out
for the last DMA block in the chain, if PCI=1.
For RX DMA, interrupt behaves in the same way independent of
the value of bit setting.
F
S
ED
I2
S
EFE
I2
S
Extra Frame Edge
ETDINTEN
External Transfer Done
Interrupt
Frame
S
ync Edge
Detection
0
9
8
3
7
5
6
4
2
1
14
12
11 10
1
3
15
COMPANDEN
Ena
b
le Companding on 1st
Active Channel
DI
S
F
S
CNFLCT
Disa
b
le F
S
Underflow Error
DI
S
TUVERR
Disa
b
le F
S
Conflict Error
DI
S
F
S
WERR
Disa
b
le F
S
Error
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...