
Contents
xlii
ADSP-214xx SHARC Processor Hardware Reference
Operating Modes ........................................................................ 20-8
Data Packing ........................................................................ 20-8
9-Bit Transmission Mode ...................................................... 20-8
Packed Mode .................................................................... 20-9
Data Transfer Types .................................................................. 20-10
Data Buffers ....................................................................... 20-10
Transmit Holding Registers (UARTTHR) ....................... 20-10
Receive Buffer Registers (UARTRBR) ............................. 20-11
Core Transfers ..................................................................... 20-12
DMA Transfers ................................................................... 20-13
DMA Chaining .............................................................. 20-14
Interrupts ................................................................................. 20-14
Interrupt Routing ............................................................... 20-15
DPI ................................................................................ 20-15
UART ............................................................................ 20-16
DMA Interrupts .................................................................. 20-16
Core Interrupts ................................................................... 20-17
Error Interrupts .................................................................. 20-19
Debug Features ......................................................................... 20-20
Shadow Registers ................................................................ 20-20
Shadow Buffer .................................................................... 20-20
Loop Back Routing ............................................................. 20-20
Effect Latency .......................................................................... 20-20
Write Effect Latency ........................................................... 20-21
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...