
Peripherals Routed Through the DPI
A-246
ADSP-214xx SHARC Processor Hardware Reference
Interrupt Enable Register (UART0IER)
The interrupt enable register (shown in
) is used to enable
requests for system handling of empty or full states of UART data regis-
ters. Unless polling is used as a means of action, the
UARTRBFIE
and/or
UARTTBEIE
bits in this register are normally set.
4
UARTBI
Break Interrupt.
The break interrupt (UARTBI), overrun error
(UARTOE), parity error (UARTPE), and framing error (UARTFE)
bits are cleared when the UART line status register (UART0LSR) is
read. The data ready (UARTDR) bit is cleared when the UART
receive buffer register (UART0RBR) is read.
0 = No break interrupt
1 = Break interrupt. This indicates Rx pin was held low for more
than the max word length.
5
UARTTHRE
UARTx_THR Empty.
The UARTTHRE bit indicates that the
UART transmit channel is ready for new data, and software can
write to the UARTxTHR register. Writes to UART0THR clear the
UARTTHRE bit. It is set again when data is copied from
UART0THR to the transmit shift register (UART0TSR). The
UARTTEMT bit can be evaluated to determine whether a recently
initiated transmit operation has been completed.
0 = Not empty
1 = Empty (default)
6
UARTTEMT
TSR and UART0_THR Empty.
0 = Full
1 = Both empty
7
UARTRX9D
9th bit of the received character-address detect
1 These bits are read-only in the UARTxLRSH (shadow) register.
Table A-128. UART0LSR Register Bit Descriptions (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...