
ADSP-214xx SHARC Processor Hardware Reference
xxxvii
Contents
SRU Programming ...................................................................... 15-4
Register Overview ....................................................................... 15-5
Clocking ..................................................................................... 15-6
Choosing the Pin Enable for the SPI Clock ........................... 15-7
Functional Description ............................................................... 15-8
SPI Transaction ..................................................................... 15-9
Single Master Systems .......................................................... 15-10
Multi Master Systems .......................................................... 15-11
Operating Modes ...................................................................... 15-12
Transfer Initiate Mode ......................................................... 15-13
SPI Modes ........................................................................... 15-14
Slave Select Outputs ............................................................ 15-15
Variable Frame Delay for Slave ............................................. 15-17
Data Transfers ........................................................................... 15-18
Buffers ................................................................................ 15-18
Core Buffer Status ........................................................... 15-19
DMA Buffer Status ......................................................... 15-20
Core Transfers ..................................................................... 15-20
Backward Compatibility .................................................. 15-21
......................................
15-21
DMA Chaining ............................................................... 15-23
DMA Transfer Count ...................................................... 15-23
Full Duplex Operation .................................................... 15-24
Interrupts ................................................................................. 15-24
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...