
Functional Description
10-18
ADSP-214xx SHARC Processor Hardware Reference
Serial Word Length
The serial word length is not unique and is based on the operation mode.
Moreover the companding feature limits the word length settings.
Words smaller than 32 bits are right-justified in the receive and transmit
buffers, residing in the least significant (LSB) bit positions (
).
Internal Versus External Frame Syncs
Both transmit and receive frame syncs can be generated internally or input
from an external source. The
IFS
/
IMFS
bit of the
SPCTLx
control register
determines the frame sync source.
When
IFS
/
IMFS
is set (=1), the corresponding frame sync signal is gener-
ated internally by the processor, and the
SPORTx_FS
signal is an output.
The frequency of the frame sync signal is determined by the value of the
frame sync divisor (
FSDIV
) in the
DIVx
register.
When
IFS
/
IMFS
is cleared (=0), the corresponding frame sync signal is
accepted as an input on the
SPORTx_FS
signals, and the frame sync divisors
in the
DIVx
registers are ignored.
All frame sync options are available whether the signal is generated inter-
nally or externally.
Table 10-4. Data Length Versus Modes
Mode
Word Length (SLEN) Bits
Standard Serial Mode
3–32
Left justified
8–32
I
2
S
8–32
Packed
3–32
Multichannel 3–32
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...