
ADSP-214xx SHARC Processor Hardware Reference
xxix
Contents
Frame Sync Delay (MFD) ............................................... 10-33
Transmit Data Valid Signal .............................................. 10-33
Transmit Data Valid Output ........................................ 10-34
Timing Control Bits ........................................................ 10-35
Number of Channels (NCH) ........................................... 10-35
Active Channel Selection Registers .................................. 10-36
Companding Selection .................................................... 10-36
Companding Limitations (ADSP-2146x) ......................... 10-37
Packed Mode ....................................................................... 10-37
Clocking Options ........................................................... 10-38
Frame Sync Options ........................................................ 10-38
Timing Control Bits ........................................................ 10-39
Data Transfers ........................................................................... 10-39
Data Buffers ........................................................................ 10-40
Transmit Buffers (TXSPxA/B) ......................................... 10-40
Receive Buffers (RXSPxA/B) ........................................... 10-41
Buffer Status .................................................................. 10-41
Data Buffer Packing ............................................................ 10-42
Core Transfers ..................................................................... 10-43
Single Word Transfers ..................................................... 10-43
Frame Sync Generation ................................................... 10-44
Internal Memory DMA Transfers ......................................... 10-44
External Memory DMA Transfers ........................................ 10-45
Standard DMA .................................................................... 10-46
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...