
ADSP-214xx SHARC Processor Hardware Reference
5-3
Memory-to-Memory Port DMA
Functional Description
The MTM module owns two DMA channels one for read and one for
write including a data buffer which stores up to 2x32-bit data. After the
DMA is configured, the read DMA channel fills the buffer with 64-bit
data. After this transfer, the write DMA channel becomes active and emp-
ties the buffer according to its destination. This procedure is repeated
until the DMA count is zero.
The memory-to-memory DMA controller is capable of transferring 64-bit
bursts of data between internal memories.
The MTM controller supports data in normal word address space
only (32-bit). External to external DMA transfers are not
supported.
Data Transfer Types
The memory-to-memory DMA controller is capable of transferring 64-bit
bursts of data between internal memories.
Data Buffer
The
MTMFLUSH
bit in the
MTMCTL
register can be set to flush the FIFO and
reset the read/write pointers. Setting and resetting the
MTMDEN
bit only
starts and stops the DMA transfer, so it is always better to flush the FIFO
along with
MTMDEN
reset.
Note that the
MTMFLUSH
bit should not be set along with the
MTMDEN
bit set.
Otherwise the FIFO is continuously flushed leading to DMA data
corruption.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...