
ADSP-214xx SHARC Processor Hardware Reference
13-7
Sony/Philips Digital Interface
Receive Status Register (DIRSTAT).
The receiver also detects errors in
the S/PDIF stream. These error bits are stored in the status register, which
can be read by the core. Optionally, an interrupt may be generated to
notify the core on error conditions.
Receive Channel Status Registers (DIRCHANAx/Bx).
These registers
provide status information for receiver subframe A and B.
Clocking
The fundamental timing clock of the S/PDIF is peripheral clock/4
(
PCLK
/4).
S/PDIF Transmitter
The following sections provide information on the S/PDIF transmitter.
Functional Description
The S/PDIF transmitter, shown in
resides within the DAI,
and it’s inputs and outputs can be routed via the SRU. It receives audio
data in serial format, encloses the specified user status information, and
converts it into the biphase encoded signal. The serial data input to the
transmitter can be formatted as left-justified, I
2
S, or right-justified with
word widths of 16, 18, 20 or 24 bits.
shows detail of the AESs
block.
The serial data, clock, and frame sync inputs to the S/PDIF transmitter
are routed through the signal routing unit (SRU).
see “DAI Signal Routing Unit Registers” on page A-118.
The S/PDIF transmitter output may be routed to an output pin via the
SRU and then routed to another S/PDIF receiver or to components for
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...