
ADSP-214xx SHARC Processor Hardware Reference
6-3
FFT/FIR/IIR Hardware Modules
FFT Accelerator
The FFT accelerator (shown in
) implements radix-2 complex
floating-point FFT. The accelerator’s data and twiddle coefficient inter-
face is designed to connect to the processor’s DMA engine (acting like a
peripheral) and implements a synchronous pipeline read/write protocol
with a pipeline depth of 1.
Figure 6-1. FFT Block Diagram
CORE PMD/DMD
BUS
IOD0
BUS
FFT
COMPUTE
UNIT
(Complex
Butterfly)
COEFF
ACCESS
CONTROL
DATA
ACCESS
CONTROL
C
O
E
F
F
I
C
I
E
N
T
S
FFT CONTROL
REGISTERS
DMA
CONTROLLER
FFT CONTROLLER
OUTPUT
BUFFER
INPUT
BUFFER
D
A
T
A
256x4
256x2
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...