
Operation Modes
10-30
ADSP-214xx SHARC Processor Hardware Reference
I
2
S Mode
The following sections provide information on using I
2
S mode.
Master Serial Clock and Frame Sync Rates
The serial clock rate (
CLKDIV
value) for internal clocks can be set using a
bit field in the
DIVx
register and the frame sync rate for internal frame sync
can be set using the
FSDIV
bit field in the
DIVx
register based on the
MSTR
bit setting.
The transmitter sends the MSB of the next word in the same clock cycle as
the word select (
SPORTx_FS
) signal changes. To transmit or receive words
continuously in I
2
S mode, load the
FSDIV
register with
SLEN
–1. For exam-
ple, for 8-bit data words set
FSDIV
= 7.
Timing Control Bits
Several bits in the
SPCTLx
register enable and configure I
2
S mode
operation:
• Master Mode Clock and Frame Sync (
MSTR
)
• Sampling Edges Frame Sync/Data (
CKRE
)
Figure 10-6. Word Select Timing in Left-Justified Mode
SPORTx _CLK
SPORTx_FS/WS
LEFT-JUSTIFIED SAMPLE
PAIR MODE
SPORTx_DA/DB DATA
MSBn
SAMPLE n
LEFT CHANNEL
SAMPLE n+1
LSBn
MSBn+1
SAMPLE n-1
LSBn-1
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...