
FIR Accelerator
6-54
ADSP-214xx SHARC Processor Hardware Reference
2. Create six TCBs in internal memory with each channel’s chain
pointer (CP) entry pointing to the next channel’s and the sixth
channel’s CP entry pointing back to the first’s in a circular fashion.
3. Configure the
FIRCTL2
register for the first four channels’ TCBs to
256 TAPs and a window size of 128, and the next two channels for
1024 TAPs and a window size of 128, respectively.
4. Configure the index, modifier, length entries in the TCBs to point
to the corresponding channel’s data buffer, coefficient buffer, and
output data buffer. The location of the first channel’s TCB is writ-
ten to the
CPFIR
register. The
FIRCTL1
register is then programmed
with an
FIR_CH
value that corresponds to six channels.
a. The accelerator iterates through six channels once and then
waits for core intervention, (the
FIR_CAI
bit is not set, the
DMA is enabled, and the
FIR_EN
bit is set).
b. The accelerator then loads the first channel’s TCB then
loads the coefficient and data and processes one window.
c. After saving the index values to memory the accelerator
moves to the next channel.
d. After all six channels are complete the accelerator halts and
waits for core intervention.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...