
Functional Description
10-10
ADSP-214xx SHARC Processor Hardware Reference
The frame sync is continuously active when
FSDIV
= 0. The value of
FSDIV
should not be less than the serial word length minus one (the value of the
SLEN
field in the serial port control register), as this may cause an external
device to abort the current operation or cause other unpredictable results.
If the serial port is not being used, the
FSDIV
divisor can be used as a coun-
ter for dividing an external clock or for generating a periodic pulse or
periodic interrupt. The serial port must be enabled for this mode of oper-
ation to work properly.
Programs should not use master clock/frame sync on SPORTs to
drive ADCs/DACs in high fidelity audio systems. Use the precision
clock generator (PCG) instead.
Slave Mode
Exercise caution when operating with externally-generated transmit clocks
near the frequency of
PCLK
/4 of the processor’s internal clock. There is a
delay between when the clock arrives at the
SPORTx_CLK
node and when
data is output. This delay may limit the receiver’s speed of operation.
Refer to the appropriate product data sheet for exact timing specifications.
Externally-generated late transmit frame syncs also experience a delay
from when they arrive to when data is output. This can also limit the max-
imum serial clock speed. Refer to the appropriate product data sheet for
exact timing specifications.
Functional Description
The following sections provides general information on the function of
the SPORTs.
•
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...