
ADSP-214xx SHARC Processor Hardware Reference
A-99
Registers Reference
Channel Interrupt Status Register (MLB_CICR)
The channel interrupt status register reflects the channel interrupt status
of the individual logical channels. The channel status update (
CSU
) bits are
set by hardware when a channel interrupt is generated. The
CSU
bits are
sticky and can only be reset by software. To clear a particular bit in this
register, software must clear all of the unmasked status bits in the corre-
sponding
MLB_CSCRx
registers.
MLB Base Registers
The DMA address is constituted by a 5-bit base in the MLB base registers
(for the corresponding channel data type) and a 14-bit offset configured
using the
BCA
bits in the
MLB_CCBCRx
register. The base address registers
and offset registers use round robin arbitration to determine which logical
channel is granted access to the DMA bus.
4
SMSC
System Masks Subcommand.
When set, this bit masks system interrupts
for MlbSubCmd (0xE6) system command.
5
SMML
System Masks MLB Lock.
When set, this bit masks system interrupts
generated when MLB lock is detected. At reset, MLB lock events are
masked, (SMML = 1).
6
SMMU
System Masks MLB Unlock.
When set, this bit masks system interrupts
generated when a MediaLB unlock is detected. At reset, MediaLB unlock
events are masked (SMMU = 1).
31–7
Reserved
Table A-61. MLB_CICR Register Description (RO)
Bit
Name
Description
30–0
CSU
Channel Status Update.
31
Reserved
Table A-60. MLB_SMCR Register Bit Descriptions (RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...