
ADSP-214xx SHARC Processor Hardware Reference
9-33
Digital Application/Digital Peripheral Interfaces
broad categories, programs can indicate which interrupts are high and
which are classified as low.
Functional Description
There are several registers in the DAI interrupt controller that can be con-
figured to control how the DAI interrupts are reported to and serviced by
the core’s interrupt controller.
The DAI contains its own interrupt controller that indicates to the core
when DAI audio peripheral related events have occurred. Since audio
events generally occur infrequently relative to the SHARC processor core,
the DAI interrupt controller reduces all of its interrupts onto two inter-
rupt signals within the core’s primary interrupt systems.
Among other options, each DAI interrupt can be mapped either as a high
or low priority interrupt in the primary interrupt controller. Certain DAI
interrupts can be triggered on either the rising or the falling edge of the
signals, and each DAI interrupt can also be independently masked.
DAI Interrupt Channels
The DAI can handle up to 32 interrupts as shown below.
• 8 x IDP DMA channels (Input data port)
• 2 x IDP FIFO status (Input data port)
• 10 x miscellaneous interrupts
• 8 x S/PDIF receiver status
• 4 x SRC (sample rate converter)
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...