
ADSP-214xx SHARC Processor Hardware Reference
2-13
I/O Processor
Bit 19 of the chain pointer register is the program controlled interrupt
(
PCI
) bit. This bit controls whether an interrupt is latched after every
DMA in the chain (when set = 1), or whether the interrupt is latched after
the entire DMA sequence completes (if cleared = 0). If a program contains
a single chained DMA then the PCI interrupt is generated coincident with
the start of next TCB loading.
However, if running multiple DMA channels this coincidence is no longer
true since there are different DMA channel priorities versus interrupt
priorities.
The
PCI
bit only effects DMA channels that have chaining enabled.
Also, interrupt requests enabled by the
PCI
bit are maskable with
the
IMASK
register.
TCB Storage
This section lists all the different TCB memory allocations used for DMA
chaining on the peripherals. Note that all TCBs must be located in inter-
nal memory except SPORTs, where TCBs can exist in external memory.
Table 2-13. FFT Input Chain Pointer Register (CPIFFT)
Bit
Name
Description
18–0
IIx address
Next chain pointer address
19
PCI
Program controlled interrupt
0 = no interrupt after current TCB
1 = interrupt after current TCB
20
COEFFSEL
Coefficient select for next TCB
0 = next TCB is data TCB
1 = next TCB is coeff TCB
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...