
ADSP-214xx SHARC Processor Hardware Reference
A-55
Registers Reference
Control Status Register 0 (SDSTAT0)
The SDRAM control status register provides information on the state of
the SDC. This information can be used to determine when it is safe to
alter SDC control parameters or as a debug aid. This register is shown in
and described in
.
22
(WO)
FMR
Force Load Mode Register Command.
This command performs a
load mode register command immediately.
0 = No effect
1 = Force MR
23
SDBUF
Pipeline Option with External Register Buffer.
0 = No buffer option
1 = External SDRAM CTL/ADDR control buffer enable
26–24
SDTRCD
SDRAM tRCD Specification.
RAS to CAS Delay is = 1–7 SDCLK
cycles. Based on the system clock frequency and the timing specifica-
tions of the SDRAM used. Programmed parameters apply to all four
banks in the external memory.
See the SDRAM data sheet.
29–27
SDRAW
Row Address Width.
000=8, 001=9
010=10, 011=11
100=12, 101=13
110=14, 111=15
30
PGSZ 128
Page Size of 128 Words.
This bit allows programs to configure the
SDC for a page size of 128 words (7 bits) which supports most avail-
able 32 Mb SDRAMs.
0 = No effect, page size decided by SDCAW bits.
1 = Page size 128 words. Column width = 7 bits, override CAW set-
tings.
31
SDAD-
DRMODE
Select Address Mapping.
This bit selects how data is stored in mem-
ory.
0 = Bank interleaving
1 = Page interleaving
Table A-28. SDCTL Register Bit Descriptions (RW) (Cont’d)
Bit
Name
Description
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...