
ADSP-214xx SHARC Processor Hardware Reference
3-125
External Port
3. For a chained DMA, new TCB loading can be inhibited by clearing
the
CHEN
bit while keeping all other control bits the same. The new
TCB is loaded once
CHEN
bit is re-enabled. The TCB load which
was happening when
CHEN
was cleared will complete.
4. Before initializing a chained DMA (including delay line) make sure
that the
ICEP
and
ECEP
registers are zero.
5. The DMA parameter registers (except
DMACx
) should not be written
to while chaining is occurring (the
CHS
bit is set), but any register
can be read during chaining.
6. A zero count for the
ICEP
,
RCEP
and
TCEP
registers is forbidden. If a
chain pointer with such a descriptor is programmed then the DMA
might hang. So a read count zero or a write count zero for a delay
line DMA is also forbidden.
AMI Initialization
After reset, the
SDCLK
is running with the default PLL settings. However,
the AMI must be configured and initialized. In order to set up the AMI,
use the following procedure. Note that the registers must be programmed
in order.
1. Chose a valid
CCLK
to
SDCLK
clock ratio in the
PMCTL
register.
2. Assign external banks to the AMI using the
EPCTL
register (default).
3. Wait at least 8
PCLK
cycles (effect latency).
4. Enable the global
AMIEN
bit and program the AMI control
(
AMICTLx
) registers. (Define control settings for AMI based on
SDCLK
speed and asynchronous memory specifications.
The
AMIMS
and
AMIS
bits 1–0 of the AMI status register (
AMISTAT
) can be
checked to determine the current state of the AMI.
www.BDTIC.com/ADI
Summary of Contents for SHARC ADSP-214 Series
Page 60: ...Contents lx ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 72: ...Notation Conventions lxxii ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 130: ...Programming Model 2 52 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 264: ...Programming Models 3 134 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 290: ...Programming Model 4 26 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 296: ...Programming Model 5 6 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 396: ...Effect Latency 7 28 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 520: ...Programming Model 10 62 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 616: ...Debug Features 14 22 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 656: ...Programming Model 15 40 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 714: ...Programming Model 19 10 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1132: ...Register Listing A 306 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...
Page 1192: ...Index I 34 ADSP 214xx SHARC Processor Hardware Reference www BDTIC com ADI...